Claims
- 1. A method of forming a semiconductor device comprising:
implanting ions through a first surface of a monocrystalline semiconductor material to a selected depth forming an amorphous layer adjacent the first surface; heating the semiconductor material to convert the amorphous layer to a first layer of semiconductor material; and bonding a handle wafer to the first surface of the semiconductor material.
- 2. The method of claim 1, further comprising:
heating the semiconductor material under conditions effective to coalesce a substantially planer zone formed by the implantation of ions through the first surface of the semiconductor material to form a gettering zone.
- 3. The method of claim 1, wherein bonding the handle wafer to the first surface of the semiconductor material further comprises:
forming an insulating bond layer on a surface of the handle wafer; and bonding the insulating bond layer to the first surface of the semiconductor material.
- 4. The method of claim 1, wherein implanting ions through a first surface of the monocrstalline semiconductor material to a selected depth further comprises:
implanting ions of the semiconductor material.
- 5. The method of claim 1, wherein implanting ions through a first surface of the monocrstalline semiconductor material to a selected depth further comprises:
implanting silicon ions.
- 6. The method of claim 1, further comprising:
forming devices in a second layer of semiconductor material to form an integrated circuit, wherein the second layer of semiconductor material has not been exposed to ion implantation.
- 7. The method of claim 1, further comprising:
forming at least one device in a second layer of semiconductor material, wherein the second layer of semiconductor material has not been exposed to ion implantation.
- 8. The method of claim 7, wherein the at least one device is a device from a group of devices consisting of a bipolarjunction transistor, a field effect transistor, a capacitor, a resistor and a thyristor.
- 9. The a method of forming an integrated circuit in a wafer of semiconductor material, the method comprising:
implanting ions through a first surface of the wafer to form a first amorphous layer adjacent the first surface of the wafer; annealing the wafer to convert the first amporphous layer to a first monocrystalline semiconductor layer; bonding a handle wafer to the first surface of the wafer; and forming semiconductor devices in a second layer of the wafer adjacent a second surface of the wafer, wherein the second layer has not been exposed to the ion implantation.
- 10. The method of claim 9, wherein annealing the wafer to convert the first surface of the wafer comprises:
heating the wafer from 450° C. to 1200° for about 15 minutes to 8 hours.
- 11. The method of claim 9, wherein implanting the ions to form the first amorphous layer further comprises:
implanting ions of the semiconductor material of the wafer to form the first amorphous layer.
- 12. The method of claim 9, wherein bonding the handle wafer to the first surface of the wafer, further comprises:
forming an insulating bond layer on a surface of the handle wafer; and bonding the insulating bond layer to the first surface of the wafer.
- 13. The method of claim 9, further comprising:
thinning the second layer of the wafer to a desired thickness.
- 14. The method of claim 13, wherein the method of thinning the second layer of the wafer to the desired thickness is a method from a group of methods consisting of etching, lapping, grinding and polishing.
- 15. The method of claim 9, wherein implanting the ions to form the first amorphous layer further comprises:
forming a oxide layer overlaying the first surface of the wafer; and implanting the ions through the oxide layer.
- 16. The method of claim 15, further comprising:
removing the oxide layer after the implantation of ions.
- 17. The method of claim 9, further comprising:
forming a gettering zone between the first monocrystalline semiconductor layer and the second layer of the wafer.
- 18. The method of claim 17, wherein forming the gettering zone further comprises:
heating the wafer from 88° C. to 1200° for about 1 to 6.
- 19. A method of forming an integrated circuit in a monocrystalline semiconductor wafer, the method comprising:
implanting ions through a first surface of the wafer to form a first layer of amorphous material adjacent the first surface of the wafer which extends a select depth from the first surface; annealing the first layer of amorphous layer to form a first monocrystalline semiconductor layer; forming a gettering zone containing active gettering sites between the first layer monocrystalline semiconductor material and a second layer of monocrystalline material, wherein the second layer of monocrytalline material has not been exposed to ion implementation; bonding a handle wafer to the first surface of the wafer; and forming devices in the second layer of moncrystalline material to form the integrated circuit.
- 20. The method of claim 19, wherein implanting the ions to form the first layer of amorphous material a select depth further comprises:
controlling the energy used to implant the ions.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of U.S. patent application Ser. No. 09/846,795, filed May 1, 2001 (Attorney Docket No. 125.013US02), which is a divisional of U.S. application Ser. No. 09/255,231, filed Feb. 22, 1999 (Attorney Docket No. 125.013US01).
Divisions (1)
|
Number |
Date |
Country |
Parent |
09255231 |
Feb 1999 |
US |
Child |
09846795 |
May 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09846795 |
May 2001 |
US |
Child |
10811617 |
Mar 2004 |
US |