Claims
- 1. A vertical pair of complementary bipolar transistors comprising:
- a semiconductor substrate of one conductivity type,
- a pair of dielectric isolation regions disposed in contiguous relationship with said substrate,
- an injector region of opposite conductivity type disposed between said pair of isolation regions,
- a pair of heavily doped, polycrystalline semiconductor regions of said one conductivity type disposed over and in registry with said pair of isolation regions,
- a single crystal semiconductor region of said one conductivity type disposed over and in registry with said injector region, and,
- a first zone of said opposite conductivity type disposed in said single crystal region and a second zone of said one conductivity type disposed in said first zone.
- 2. A vertical pair of complementary bipolar transistors according to claim 1 further including another vertical pair of complementary bipolar transistors like those described in claim 37 disposed in electrically isolated spaced relationship with said vertical pair of bipolar, complementary transistors, one of each of said pairs of isolation regions and one of each of said pairs of polycrystalline regions being common, and,
- interconnection means cross-coupling a first zone of said vertical pair of complementary, bipolar transistors with a second zone of said another vertical pair of complementary, bipolar transistors and a second zone of said vertical pair of complementary, bipolar transistors with a first zone of said another vertical pair of complementary, bipolar transistors to form a flip-flop.
- 3. A vertical pair of complementary, bipolar transistors according to claim 2 further including means connected to a polycrystalline region of one of said pairs of transistors for simultaneously applying pulsed signals to said polycrystalline and said single crystal regions of said pair and said another pair of transistors, said polycrystalline regions forming a word-line interconnecting said single crystal regions, and,
- means connected to said injector regions of said pairs of transistors for applying pulsed signals to said injectors, said injectors being bit-lines for a memory cell formed by said flip-flop and said word-line.
- 4. A vertical pair of complementary, bipolar transistors according to claim 3 wherein said semiconductor substrate is silicon.
- 5. A vertical pair of complementary, bipolar transistors according to claim 3 wherein said isolation regions are oxides of said semiconductor.
- 6. A vertical pair of complementary, bipolar transistors according to claim 3 wherein said isolation regions are regions of recessed oxide of said semi-conductor.
- 7. A vertical pair of complementary, bipolar transistors according to claim 3 wherein said polycrystalline and single crystal semiconductor regions are silicon.
Parent Case Info
This is a division, of application Ser. No. 053486 filed June 29, 1979 now U.S. Pat. No. 4,274,891.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
53486 |
Jun 1979 |
|