The present invention relates in general to memory processing techniques and more particularly to a cache memory for identifying locked and least recently used storage locations.
A cache memory typically stores data that is more frequently used for fast access in order to avoid the delay of retrieving data from a main memory. The data is stored in the cache memory in one or more storage locations known as lines. Each line includes the data and tag information identifying what data is stored in the line. The tag information includes an address field and various control fields and bits. The number of fields and bits for control is relatively small and may limit the amount of control information that may be carried therein. Real time performance of a cache can be improved by setting a lock bit associated with a cache line so that the cache line data cannot be evicted from the cache for being least recently used. Since every data entry needs a lock bit, the cost of a lock bit can be significant with large cache sizes.
From the foregoing, it may be appreciated by those skilled in the art that a need has arisen to combine control functions and information in a fewer number of bits of the tag information in a cache line of a cache memory. In accordance with the present invention, a cache memory for identifying locked and least recently used storage locations is provided that substantially eliminates or greatly reduces disadvantages and problems associated with conventional cache memory designs.
According to an embodiment of the present invention, there is provided a cache memory for identifying locked and least recently used storage locations that includes a plurality of data memory blocks with each data memory block having a plurality of storage locations. Each data memory block has a particular storage location identified by a same index value. A code memory block has a plurality of code values A particular code value is associated with the index value. The particular code value identifies which ones of the particular storage locations associated with the index value are locked to prevent alteration of contents therein. The particular code value also identifies which particular storage location has been most recently used and which particular storage location has been least recently used of the particular storage locations associated with the index value.
The present invention provides various technical advantages over conventional cache memory designs. For example, one technical advantage is the combination of locked and least recently used indications in a common code value. Another technical advantage is the reduction of a number of bits of tag information in a cache line of a cache memory and thus provide significant memory savings. Yet another technical advantage is to eliminate recordation of usage information for a locked cache line. Other technical advantages may be readily ascertainable by those skilled in the art from the following figures, description, and claims.
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying drawings, wherein like reference numerals represent like parts, in which:
When a cache miss occurs, a decision must be made as to which cache way is to be replaced. Priority lock code 20 records the time ordering of the cache ways based on previous memory references. The LRU way identified by priority lock code 20 is used to determine the cache way to be replaced. Logic block 14 updates priority lock code 20 for each set 16. Logic block 20 determines a new priority lock code 20 and identifies a new LRU way 28 for which new set information may be stored as needed. Logic block 14 determines the new priority lock code 20a and new LRU way 28 in response to a Hitway indicator 30, a Setlock indicator 32, and the old priority lock code 20b. Hitway indicator 30 is used to determine which way received the latest hit. Setlock indicator 32 determines which way is to be locked.
From the table of
As shown above, the lock bits and the LRU bits can be combined into the same single decoded field. This reduces the number of bits required in a set and provides a cost saving mechanism. This reduction is possible in part because the priority code does not need to record usage for any locked cache way. The number of combinations is also reduced in order to shorten the width of the combined field.
Thus, it is apparent that there has been provided, in accordance with the present invention, a cache memory for identifying locked and least recently used storage locations that satisfies the advantages set forth above. Although the present invention has been described in detail, it should be understood that various changes, substitutions, and alterations may be readily ascertainable by those skilled in the art and may be made herein without departing from the spirit and scope of the present invention as defined by the following claims. Moreover, no statement in the specification is intended to limit in any way the patentable scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5353425 | Malamy et al. | Oct 1994 | A |
5493667 | Huck et al. | Feb 1996 | A |
5974508 | Maheshwari | Oct 1999 | A |
6134636 | Mathews et al. | Oct 2000 | A |
6584547 | Palanca et al. | Jun 2003 | B2 |
6643737 | Ono | Nov 2003 | B1 |
20030070047 | Dwyer et al. | Apr 2003 | A1 |
20030204677 | Bergsten | Oct 2003 | A1 |