CADMIUM SELENIDE-INDIUM ARSENIDE HETEROJUNCTION BIPOLAR TRANSISTOR

Information

  • Patent Application
  • 20230282734
  • Publication Number
    20230282734
  • Date Filed
    March 02, 2022
    2 years ago
  • Date Published
    September 07, 2023
    8 months ago
Abstract
Provided is a cadmium selenide-indium arsenide heterojunction bipolar transistor. The device includes a first layer comprising a collector of the transistor made of n-type cadmium selenide, a base layer containing indium arsenide, and an emitter layer that reverts to cadmium selenide. The inventive device includes a large neutron cross section via the cadmium selenide layer. The cadmium selenide layer holds a high reaction rate with neutrons thus altering the electrical signal of the HBT in a neutron environment. The inventive HBT also yields higher gains than current homojunction bipolar transistors, such as those utilizing pure indium arsenide or silicon.
Description
FIELD OF THE INVENTION

The field of invention relates generally to transistors. More particularly, it pertains to a cadmium selenide-indium arsenide heterojunction bipolar transistor constructed of materials that yield a high signal gain and that have a high neutron cross section allowing for sensitivity to neutron detection.


BACKGROUND

Heterojunction Bipolar Transistors (HBTs) are types of bipolar junction transistors that utilize differing semiconductor materials for the emitter and base regions, thus forming a heterojunction. HBTs can handle signals of very high frequencies, up to several hundred GHz. HBTs are commonly used in modern ultrafast circuits, including radiofrequency (RF) systems, and in applications requiring a high power efficiency, such as RF power amplifiers in cellular phones.


Common HBTs that are currently known are constructed of indium gallium arsenide paired with gallium arsenide. Alternatively, aluminum gallium arsenide can be paired with gallium arsenide. These devices, however have a small neutron cross section. As can be appreciated, an HBT constructed of a material with a large neutron cross section would be desirable as its sensitivity to neutron interaction yields a high responsivity.


SUMMARY OF THE INVENTION

The present invention relates to a cadmium selenide-indium arsenide heterojunction bipolar transistor. The inventive device provides distinct advantage over the HBTs known and disclosed in the art by containing a large neutron cross section via the cadmium selenide layer. The cadmium selenide layer with its high neutron capture cross-section has the capacity to detect neutrons impingent upon the device. The inventive device also yields higher gains than current homojunction bipolar transistors, such as those utilizing pure indium arsenide or silicon.


According to an illustrative embodiment of the present disclosure, it is an object of the invention to provide a cadmium selenide-indium arsenide heterojunction bipolar transistor.


According to a further illustrative embodiment of the present disclosure, it is an object of the invention to provide an HBT with a large neutron cross section via the cadmium selenide.


According to a yet another illustrative embodiment of the present disclosure, it is an object of the invention to provide an HBT with a cadmium selenide layer that reacts to neutron irradiation impingent upon the device, thus demonstrating usefulness as a solid state neutron detector.


Additional features and advantages of the present invention will become apparent to those skilled in the art upon consideration of the following detailed description of the illustrative embodiment exemplifying the best mode of carrying out the invention as presently perceived.





BRIEF DESCRIPTION OF THE DRAWINGS

The patent or application file contains at least one drawing executed in color. Copies of this patent or patent application publication with color drawing(s) will be provided by the Office upon request and payment of the necessary fee.


The detailed description of the drawings particularly refers to the accompanying figures in which:



FIG. 1 shows a schematic of the cadmium selenide-indium arsenide heterojunction bipolar transistor.



FIG. 2 shows a diagram of the energy band the cadmium selenide-indium arsenide heterojunction bipolar transistor.





DETAILED DESCRIPTION OF THE DRAWINGS

The embodiments of the invention described herein are not intended to be exhaustive or to limit the invention to precise forms disclosed. Rather, the embodiments selected for description have been chosen to enable one skilled in the art to practice the invention.


Generally, the inventive HBT device includes a first layer comprising the collector of the transistor made of n-type cadmium selenide, a base layer containing indium arsenide, and an emitter layer that reverts to cadmium selenide. One non-limiting novelty of the inventive device resides in the materials being utilized; particularly cadmium selenide and indium arsenide. These materials are atomically lattice matched, which is a fundamental requirement for construction of a heterojunction bipolar transistor. Additionally, the electron energy bands of the materials reside relative to each other in a manner that yields high current gains in a device constructed of the materials. Further, the cadmium layer has a high neutron cross section. The high neutron cross section allows detection of neutron irradiation upon the device by neutron interaction altering the electrical behavior of the HBT.


In one illustrative embodiment, provided is a cadmium selenide-indium arsenide heterojunction bipolar transistor comprising: a first layer comprising an n-type cadmium selenide collector; a second layer comprising a p-type indium arsenide base layer; and a third layer comprising an n-type cadmium selenide emitter layer. In another illustrative embodiment, provided is a cadmium selenide-indium arsenide heterojunction bipolar transistor comprising: a first layer comprising an n-type cadmium selenide collector doped at a concentration of 1016 cm-3; a second layer comprising a p-type or intrinsic indium arsenide base layer doped at a concentration of 1015 cm-3; and a third layer comprising an n-type cadmium selenide emitter layer doped at a concentration of 1018 cm-3; and one or more Ohmic metal contacts. The specifics of the doping levels can be tailored for desired device behavior.



FIG. 1 shows a schematic of the cadmium selenide-indium arsenide heterojunction bipolar transistor 101. The device is preferably grown epitaxially, which is a type of crystal growth or material deposition in which new crystalline layers are formed with one or more well-defined orientations with respect to the crystalline substrate. The first layer 102 includes the collector of the transistor. The first layer 102 comprises an n-type cadmium selenide 103 doped at a concentration of 1016 cm-3. The base 104 of the transistor contains a p-type or intrinsic indium arsenide 105 doped at a concentration of 1015 cm-3. Epitaxial growth is paramount to ensure a defect free interface between the indium arsenide and the cadmium selenide. The base layer 104 must be large enough to ensure punch through does not occur between the depletion regions that exist on either side of it. The base layer 104 must also be thin enough to allow as many electrons injected from the emitter to pass through the base and arrive at the collector. The final layer of the device, the emitter 106, reverts to n-type cadmium selenide 103 doped at a concentration of 1018 cm-3 n-type. The transistor 101 further comprises metal contacts 108. In an illustrative embodiment, the metal contacts 108 are Ohmic in nature.



FIG. 2 shows a diagram 201 of the energy band the cadmium selenide-indium arsenide heterojunction bipolar transistor. Shown is an energy band diagram 201 with thicknesses of 130/100/200 nm and doping n/p/n of 10^ 18/15/16 cm-3. Of note is the large valence band offset, which helps reduce hole injection into the emitter. Also shown is the band offset between the base and emitter layers. The large band offset from the valence band traps holes to increase the emitter’s injection efficiency. The smaller band gap of the indium arsenide also yields a high current gain for the device. The junctions at the interfaces between emitter/base and base/collector must be of high quality, meaning no atomic defects. The cadmium in the emitter and collector will show sensitivity to neutron irradiation altering the electrical signal of the HBT thus forming a solid state neutron detector. Biasing of the device follows historical HBT definitions to put the device in the desired mode of operation. This knowledge is known in the field.


An advantage of the inventive HBT resides in the materials being utilized; cadmium selenide and indium arsenide. These materials are atomically latticed matched, a fundamental requirement for construction of a heterojunction bipolar transistor. Additionally, the materials’ electron energy bands reside relative to each other in a manner that yields high current gains in a device constructed of the materials. Further, the cadmium layer has a high neutron cross section. As can be appreciated, a high neutron cross section will capture impingent neutrons, thus altering the electrical behavior of the device when used in a neutron environment allowing for a sensitive solid state neutron detector.


Although the invention has been described in detail with reference to certain preferred embodiments, variations and modifications exist within the spirit and scope of the invention as described and defined in the following claims.

Claims
  • 1. A cadmium selenide-indium arsenide heterojunction bipolar transistor comprising: a first layer comprising an n-type cadmium selenide collector;a second layer comprising a p-type indium arsenide base layer; anda third layer comprising an n-type cadmium selenide emitter layer.
  • 2. The device of claim 1, wherein said n-type cadmium selenide collector is doped at a concentration of 1016 cm-3.
  • 3. The device of claim 1, wherein said p-type indium arsenide base layer is doped at a concentration of 1015 cm-3.
  • 4. The device of claim 1, wherein said n-type cadmium selenide collector is doped at a concentration of 1018 cm-3.
  • 5. The device of claim 1, wherein said transistor further comprises one or more metal contacts.
  • 6. The device of claim 5, wherein said metal contacts are Ohmic.
  • 7. A cadmium selenide-indium arsenide heterojunction bipolar transistor comprising: a first layer comprising an n-type cadmium selenide collector doped at a concentration of 1016 cm-3;a second layer comprising a p-type indium arsenide base layer doped at a concentration of 1015 cm-3; anda third layer comprising an n-type cadmium selenide emitter layer doped at a concentration of 1018 cm-3; andone or more Ohmic metal contacts.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application claims priority to U.S. Provisional Patent Application Serial No. 63/155,909, filed Mar. 3, 2021, entitled “Cadmium Selenide-Indium Arsenide Heterojunction Bipolar Transistor,” the disclosure of which is expressly incorporated by reference herein.

STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT

The invention described herein may be manufactured, used and licensed by or for the United States Government for any governmental purpose without payment of any royalties thereon. This invention (Navy Case 210061US02) is assigned to the United States Government and is available for licensing for commercial purposes. Licensing and technical inquiries may be directed to the Technology Transfer Office, Naval Surface Warfare Center Crane, email: Cran_CTO@navy.mil.

Provisional Applications (1)
Number Date Country
63155909 Mar 2021 US