Claims
- 1. A driver circuit comprising:a driver subcircuit having a p-type driver transistor, wherein the driver transistor comprises first, second, and gate terminals, the first terminal coupled to a first power source, the second terminal coupled to an output of the driver subcircuit, and the gate terminal coupled to an input of the driver subcircuit, the driver circuit activated by an active low driver input signal at the input of the driver subcircuit; and an overdrive subscircuit comprising a first transistor with first, second, and gate terminals, the gate terminal of the first transistor is coupled to a control input for receiving a control signal, and the second terminal of the first transistor is coupled to the output of the overdrive subcircuit which is coupled to the input of the driver subcircuit and a capacitor with first and second terminals, the first terminal of the capacitor is coupled to the gate terminal of the first transistor and the second terminal of the capacitor is coupled to the second terminal of the first transistor, wherein the overdrive circuit, when receiving an active control signal at the control input, generates a negative offset which increases the magnitude of the active low driver signal to increase the performance of the driver subcircuit.
- 2. The driver circuit according to claim 1 is implemented in a memory IC.
- 3. The driver circuit according to claim 2 wherein the capacitor comprises a same type of capacitor as a storage capacitor of a memory cell of the memory IC.
- 4. The driver circuit according to claim 3 wherein the driver output is coupled to a local data-line.
- 5. The driver circuit according to claim 3 wherein the driver output is coupled to an address line.
- 6. The driver circuit according to claim 3 wherein the driver output is coupled to a control line.
- 7. The driver circuit according to claim 3 wherein the driver output is coupled to al global data line.
- 8. The driver circuit according to claim 2 wherein the driver output is coupled to a local data-line.
- 9. The driver circuit according to claim 2 wherein the driver output is coupled to an address line.
- 10. The driver circuit according to claim 2 wherein the driver output is coupled to a control line.
- 11. The driver circuit according to claim 2 wherein the driver output is coupled to al global data line.
- 12. The driver circuit according to claim 1 wherein the driver output is coupled to a local data-line.
- 13. The driver circuit according to claim 1 wherein the driver output is coupled to an address line.
- 14. The driver circuit according to claim 1 wherein the driver output is coupled to a control line.
- 15. The driver circuit according to claim 1 wherein the driver output is coupled to al global data line.
- 16. The driver circuit according to claim 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, or 15 wherein the negative offset comprises a negative dynamic offset.
- 17. The driver circuit according to claim 16 wherein the negative dynamic offset comprises a peak magnitude of about 0.2 to 1.5 V.
- 18. The driver circuit according to claim 17 wherein the first transistor of the overdrive subcircuit is an n-type transistor.
- 19. The driver circuit according to claim 18 wherein the overdrive subcircuit further comprises a second transistor coupled in parallel to the first transistor.
- 20. The driver circuit according to claim 19 wherein the second transistor is a p-type transistor.
- 21. The driver circuit according to claim 20 further comprises an inverter, the inverter includes input and output terminals, wherein the input terminal is coupled to the control input of the overdrive subcircuit and the output terminal is coupled to a gate terminal of the second transistor.
- 22. The driver circuit according to claim 17 wherein the negative dynamic offset causes the active low driver signal to have a peak magnitude of about −0.2 to −1.5 V.
- 23. The driver circuit according to claim 22 wherein the first transistor of the overdrive subcircuit is an n-type transistor.
- 24. The driver circuit according to claim 23 wherein the overdrive subcircuit further comprises a second transistor coupled in parallel to the first transistor.
- 25. The driver circuit according to claim 24 wherein the second transistor is a p-type transistor.
- 26. The driver circuit according to claim 25 further comprises an inverter, the inverter includes input and output terminals, wherein the input terminal is coupled to the input of the overdrive subcircuit and the output terminal is coupled to a gate terminal of the second transistor.
- 27. The driver circuit according to claim 26 wherein the negative dynamic offset causes the active low driver signal to have a peak magnitude of about −0.2 to −1.5 V.
- 28. The driver circuit according to claim 27 wherein the first transistor of the overdrive subcircuit is an n-type transistor.
- 29. The driver circuit according to claim 28 wherein the overdrive subcircuit further comprises a second transistor coupled in parallel to the first transistor.
- 30. The driver circuit according to claim 29 wherein the second transistor is a p-type transistor.
- 31. The driver circuit according to claim 30 further comprises an inverter, the inverter includes input and output terminals, wherein the input terminal is coupled to the input of the overdrive subcircuit and the output terminal is coupled to a gate terminal of the second transistor.
- 32. The driver circuit according to claim 16 wherein the first transistor of the overdrive subcircuit is an n-type transistor.
- 33. The driver circuit according to claim 32 wherein the overdrive subcircuit further comprises a second transistor coupled in parallel to the first transistor.
- 34. The driver circuit according to claim 33 wherein the second transistor is a p-type transistor.
- 35. The driver circuit according to claim 34 further comprises an inverter, the inverter includes input and output terminals, wherein the input terminal is coupled to the input of the overdrive subcircuit and the output terminal is coupled to a gate terminal of the second transistor.
- 36. The driver circuit according to claim 16 wherein the overdrive subcircuit further comprises a second transistor coupled in parallel to the first transistor.
Parent Case Info
This is a continuation-in-part of U.S. patent application U.S. Ser. No. 09/225,664, now filed Jan. 5, 1999, now U.S. Pat. No. 6,127,878 titled “Improved Driver Circuit.”
US Referenced Citations (13)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 0 602 708 |
Mar 1993 |
EP |
| 0 821 362 A1 |
Jul 1996 |
EP |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09/225664 |
Jan 1999 |
US |
| Child |
09/265253 |
|
US |