Claims
- 1. Capacitor charging means for use in signal-responsive devices comprising:
- an integrated-circuit (IC) chip to be produced in sequential lots by an IC process, said chip having first and second MOS transistors;
- said first transistor being formed as an MOS capacitor to be charged and discharged;
- said second transistor being formed as an MOS resistor;
- a source of voltage connected to said MOS resistor such that the voltage appears in its entirety across said MOS resistor, thereby to produce through said MOS resistor a current directly proportional to said voltage and inversely proportional to the magnitude of resistance of said MOS resistor; and
- first circuit means responsive to said current through said MOS resistor and operable to supply to said MOS capacitor a charging current proportional to said MOS resistor current;
- whereby when the oxide layer produced by the IC process for said first and second MOS transistors varies in thickness from one IC chip to a subsequently produced chip produced by said process, the resulting change in capacitance of said MOS capacitor in relation to the capacitance of a previously produced chip is at least partly compensated for by the corresponding change in resistance of the MOS resistor on the subsequently produced chip caused by said variation in oxide thickness so as to tend to maintain the rate of charging of said MOS capacitor relatively constant;
- said second MOS transistor forming part of a band-gap regulator circuit;
- said band-gap regulator circuit further including a pair of bipolar transistors driven with differing current densities so as to produce differing V.sub.BE voltages for each; and
- second circuit means connecting said second MOS transistor to said bipolar transistors to produce said source voltage as a .DELTA.V.sub.BE voltage across the resistor defined by said second MOS transistor.
- 2. Capacitor charging means for use in signal-responsive devices comprising:
- an integrated-circuit (IC) chip to be produced in sequential lots by an IC process, said chip having first and second MOS transistors;
- said first transistor being formed as an MOS capacitor to be charged and discharged;
- said second transistor being formed as an MOS resistor;
- a source of voltage connected to said MOS resistor to produce a flow of current therethrough;
- first circuit means responsive to said current through said MOS resistor and operable to supply to said MOS capacitor a charging current proportional to said MOS resistor current;
- whereby when the oxide layer produced by the IC process for said first and second MOS transistors varies in thickness from one IC chip to a subsequently produced chip produced by said process, the resulting change in capacitance of said MOS capacitor in relation to the capacitance of a previously produced chip is at least partly compensated for by the corresponding change in resistance of the MOS resistor on the subsequently produced chip caused by said variation in oxide thickness so as to tend to maintain the rate of charging of said MOS capacitor relatively constant;
- a circuit including a pair of bipolar transistors driven with differing current densities so as to produce differing V.sub.BE voltages for each; and
- second circuit means connecting said MOS resistor to said circuit with said pair of bipolar transistors to apply to said MOS resistor a voltage corresponding to the .DELTA.V.sub.BE voltage produced by said circuit, so that said charging current is determined by said .DELTA.V.sub.BE voltage.
- 3. Apparatus as claimed in claim 1, including current mirror means connected to receive said current flowing through said second MOS transistor;
- said current mirror means further including a current source to produce said charging current proportional to the current through said second MOS transistor.
Parent Case Info
This application is a divisional application of application Ser. No. 07/876,756 as originally filed on May 1, 1992 now U.S. Pat. No. 5,446,322.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
876756 |
May 1992 |
|