Claims
- 1. A method for forming a capacitor on a substrate having a node, comprising:
- forming a reaction barrier layer over the node, the reaction barrier layer having lateral edges;
- forming a lower capacitor plate over the reaction barrier layer; and
- forming oxidation barrier blocks over the lateral edges of the reaction barrier layer.
- 2. A method as claimed in claim 1, and further comprising:
- forming a capacitor dielectric layer over the lower capacitor plate.
- 3. A method as claimed in claim 1, and further comprising:
- forming a dielectric layer comprising barium strontium titanate over the lower capacitor plate.
- 4. A method as claimed in claim 1, and further comprising:
- forming a dielectric layer comprising barium strontium titanate over the inner capacitor plate; and forming an outer capacitor plate over the dielectric layer.
- 5. A method as claimed in claim 1, wherein the step of forming the reaction barrier layer further comprises:
- etching the reaction barrier layer to form opposing lateral recesses beneath the lower capacitor plate layer, the lateral edges of the reaction barrier layer positioned laterally outwardly relative to the node.
- 6. A method as claimed in claim 1, wherein the step of forming a lower capacitor plate comprises:
- etching the lower capacitor plate layer into an external shape having lateral confines corresponding to that of a desired finished lower capacitor plate.
- 7. A method as claimed in claim 1, wherein the node comprises silicon material, the lower capacitor plate comprises platinum, and the reaction barrier layer comprises titanium nitride.
- 8. A method of forming a capacitor on a substrate having a node, comprising:
- forming a reaction barrier layer over the node;
- forming a lower capacitor plate over the reaction barrier layer;
- forming oxidation barrier blocks interposed between the substrate and the lower capacitor plate; and
- forming a layer of barium strontium titanate over the lower capacitor plate.
- 9. A method as claimed in claim 8, wherein the reaction barrier layer has lateral edges which are recessed beneath the lower capacitor plate, and are disposed laterally outwardly relative to the node.
- 10. A method as claimed in claim 8, wherein the reaction barrier layer has lateral edges which are recessed beneath the lower capacitor plate, and are disposed laterally outwardly relative to the node, and wherein the oxidation barrier blocks are positioned in covering relation relative to the lateral edges.
- 11. A method as claimed in claim 8, wherein the oxidation barrier blocks are dielectric.
- 12. A method as claimed in claim 8, wherein the node comprises a silicon material, the inter capacitor plate comprises platinum, and the reaction barrier layer comprises titanium nitride.
- 13. A method of forming a capacitor on a substrate having a node, comprising:
- forming a reaction barrier layer over the node, the reaction barrier layer having opposing lateral edges;
- forming a lower capacitor plate over the reaction barrier layer, the lateral edges of the reaction barrier layer disposed in a recessed position beneath the lower capacitor plate;
- forming oxidation barrier blocks over the lateral edges of the reaction barrier layer, the oxidation barrier layer interposed between the substrate and the lower capacitor plate; and
- forming a layer of barium strontium titanate over the lower capacitor plate.
- 14. A method of forming a capacitor having inner and outer capacitor plates and a dielectric layer interposed between the inner and outer capacitor plates, the capacitor formed over a substrate having a node, the method comprising:
- forming a reaction barrier layer over the substrate and beneath the lower capacitor plate layer, the reaction barrier layer having lateral edges; and
- forming oxidation barrier blocks over the lateral edges of the reaction barrier layer.
RELATED PATENT DATA
The present application is a continuing application of application Ser. No. 08/447,750, filed on May 23, 1995, now U.S. Pat. No. 5,559,666 and which claims priority to U.S. patent application Ser. No. 08/328,095, filed on Oct. 24, 1994, now U.S. Pat. No. 5,464,786, issued on Nov. 7, 1995.
PATENT RIGHTS STATEMENT
This invention was made with government support under Contract No. MDA972-93-C-0033, awarded by Advanced Research Projects Agency (ARPA). The government has certain rights in the invention.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5371700 |
Hamada |
Dec 1994 |
|
5381302 |
Sandhu et al. |
Jan 1995 |
|
5392189 |
Fazan et al. |
Feb 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
447750 |
May 1995 |
|