Claims
- 1. A capacitor comprising:
- a dense mass of electrically insulative oxide;
- an electrically conductive inner capacitor plate contacting the electrically insulative oxide mass;
- a capacitor dielectric layer overlying the inner capacitor plate and oxide mass, the capacitor dielectric layer comprising a nitride, the nitride physically contacting the oxide of the dense mass and the inner capacitor plate;
- an electrically conductive outer capacitor plate overlying the capacitor dielectric layer; and
- the dense mass of electrically insulative oxide being characterized by a wet etch rate of less than or equal to about 75 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
- 2. The capacitor of claim 1 wherein the oxide predominately comprises SiO.sub.2.
- 3. The capacitor of claim 1 wherein the oxide predominately comprises undoped SiO.sub.2 deposited by decomposition of tetraethylorthosilicate.
- 4. The capacitor of claim 1 wherein the oxide predominately comprises doped SiO.sub.2.
- 5. The capacitor of claim 1 wherein the capacitor dielectric layer predominately comprises Si.sub.3 N.sub.4.
- 6. The capacitor of claim 1 wherein the dense oxide mass is characterized by said wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
- 7. The capacitor of claim 1 wherein the oxide predominately comprises SiO.sub.2, and the capacitor dielectric layer predominately comprises Si.sub.3 N.sub.4.
- 8. The capacitor of claim 1 wherein the capacitor dielectric layer predominately comprises Si.sub.3 N.sub.4, and the oxide predominately comprises doped SiO.sub.2.
- 9. The capacitor of claim 1 wherein,
- the dense oxide mass is characterized by said wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises SiO.sub.2.
- 10. The capacitor of claim 1 wherein,
- the dense oxide mass is characterized by said wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises undoped SiO.sub.2 deposited by decomposition of tetraethylorthosilicate.
- 11. The capacitor of claim 1 wherein,
- the dense oxide mass is characterized by said wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises doped SiO.sub.2.
- 12. A capacitor comprising:
- a dense mass of undoped SiO.sub.2
- an electrically conductive inner capacitor plate contacting the undoped SiO.sub.2 ;
- a capacitor dielectric layer overlying the inner capacitor plate and undoped SiO.sub.2 mass, the capacitor dielectric layer predominately comprising Si.sub.3 N.sub.4, the nitride physically contacting the undoped SiO.sub.2 of the mass and the inner capacitor plate;
- an electrically conductive outer capacitor plate overlying the Si.sub.3 N.sub.4 capacitor dielectric layer; and
- the dense mass of undoped SiO.sub.2 being characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
- 13. A capacitor comprising:
- a dense mass of silicon oxide;
- an inner capacitor plate overlying and contacting the silicon oxide mass;
- a capacitor dielectric layer overlying and contacting both the inner capacitor plate and silicon oxide mass, the capacitor dielectric layer comprising a nitride;
- an electrically conductive outer capacitor plate overlying the capacitor dielectric layer; and
- the dense silicon oxide mass being characterized by a wet etch rate of less than or equal to about 75 Angstroms/minute in a 100:1 by volume if H.sub.2 O:HF solution.
- 14. A capacitor comprising:
- a dense mass of undoped SiO.sub.2 ;
- an inner capacitor plate overlying and contacting the dense mass of undoped SiO.sub.2 ;
- a capacitor dielectric layer overlying the inner capacitor plate and the undoped SiO.sub.2 mass, the capacitor dielectric layer predominately comprising Si.sub.3 N.sub.4 and contacting both the inner capacitor plate and the undoped SiO.sub.2 mass;
- an electrically conductive outer capacitor plate overlying the Si.sub.3 N.sub.4 capacitor dielectric layer; and
- the dense mass of undoped SiO.sub.2 being characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
- 15. A capacitor construction comprising:
- a substrate;
- a diffusion region in the substrate;
- a dense mass of electrically insulative oxide supported by the substrate;
- an electrically conductive inner capacitor plate physically contacting the electrically insulative oxide mass and the diffusion region, the inner capacitor plate comprising polysilicon;
- a capacitor dielectric layer overlying the inner capacitor plate and oxide mass, the capacitor dielectric layer comprising a nitride, the nitride physically contacting the oxide of the dense mass and the polysilicon of the inner capacitor plate;
- an electrically conductive outer capacitor plate overlying the capacitor dielectric layer; and
- the dense mass of electrically insulative oxide being characterized by a wet etch rate of less than or equal to about 75 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
Parent Case Info
This patent application resulted from a continuation application of U.S. patent application Ser. No. 08/582,445 filed Jan. 3, 1996, now U.S. Pat. No. 5,771,150.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
| Entry |
| Kaga, T. et al., "A 0.29-vm.sup.2 MIM-CROWN Cell and Process Technologies for 1-Gigabit DRAMS", IEDM1994, PP. 927-929. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
582445 |
Jan 1996 |
|