Computers and other electronic systems, for example, digital televisions, digital cameras, and cellular phones, often have one or more memory and other devices to store information. Increasingly, memory and other devices are being reduced in size to achieve a higher density of storage capacity and/or a higher density of functionality.
The description that follows includes illustrative apparatuses (circuitry, devices, structures, systems, and the like) and methods (e.g., processes, protocols, sequences, techniques, and technologies) that embody the disclosed subject matter. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide an understanding of various embodiments of the subject matter. After reading this disclosure, it will be evident to person of ordinary skill in the art however, that various embodiments of the subject matter may be practiced without these specific details. Further, well-known apparatuses, methods, and operations have not been shown in detail so as not to obscure the description of various embodiments.
As used herein, the term “or” may be construed in an inclusive or exclusive sense. Additionally, although various embodiments discussed below focus on a three-dimensional (3D) NAND memory device, the embodiments are readily applicable to a number of other electronic devices. Consequently, the described embodiments are merely given for clarity in disclosure, and thus, are not limited to NAND memory devices or even to memory devices in general.
Generally, a 3D electronic device may be considered to be a device formed by a process that combines multiple levels of electronic devices (e.g., one device formed over another) using planar formations (e.g., multiple devices on a single level). Since multiple levels in 3D devices may use approximately the same area on a substrate, an overall density of devices (e.g., memory devices) can be increased in relation to the number of levels. Generally discussed herein are three-dimensional (3D) memories, memory cells, and methods of making and using the same. In one or more embodiments, a 3D vertical memory can include a memory stack sharing a common cell-pillar. A memory stack can include a stack of at least two memory cells and a dielectric between adjacent memory cells, where each memory cell includes a control gate (CG) and a charge storage structure, such as a floating gate (FG) or charge trap (CT), configured to store electrons or holes accumulated thereon. Information is represented by the amount of electrons or holes stored by the cell.
The methods and apparatuses discussed herein can be extended to NOR devices, microcontroller devices, other memory types, general purpose logic, and a host of other apparatuses. Various 3D devices including repeating devices (e.g., SRAM), transistors, standard CMOS logic, and so on may all benefit from application of the fabrication processes disclosed herein.
Prior art devices allowed a continuous cell pillar only from the source through the memory cells. However, a separate photolithography step caused a shoulder to be formed when the drain-side select gate (SGD) was later formed over the memory cells. The shoulder caused a pinch-point, thereby reducing current flow from source to a bitline formed over the SGD.
In various embodiments disclosed herein, a continuous cell pillar is formed substantially through all levels of the 3D devices. Therefore, the cell pillar (e.g., channel) is a continuous formation from at least the source-side select gate (SGS) to SGD. The continuous cell pillar improves current flow over prior art devices by, for example, removing polysilicon-to-polysilicon channel interfaces in between the SGD and the cell pillar and also between the SGS and the cell pillar, as well as eliminating structural offsets within the cell pillar formation of the prior art that limits the current path. Further, the disclosed subject matter reduces process steps and costs. In various embodiments, the channel-to-source interface may be defined by integrating a buffer polysilicon to a transition metal/semiconductor source (e.g., WSix) source or an etch stop formed using a high-dielectric constant (high-k) material.
Consequently, the disclosed subject matter eliminates certain photolithographic and registration operations and eliminates particular interface and critical dimension/registration offsets as found in the prior art in between, for example, the SGD, the SGS, and the cell-pillar. Further, the disclosed subject matter eliminates or reduces the number of chemical-mechanical planarization (CMP) steps for both the SGS and the cell pillar, reducing SG-to top and bottom access line (e.g., wordline) distances by approximately 50%. Further, an N+ buffer polysilicon may be utilized between the WSix source and the channel material forming an ohmic contact.
In
Although the process acts and operations described herein may refer to particular conductor, semiconductor, or dielectric materials, such as silicon, silicon dioxide, silicon nitride, or others, a person of ordinary skill in the art and familiar with this disclosure will recognize that other conductor, semiconductor, and dielectric materials may be substituted and still be within a scope of the disclosed subject matter. Thus, the material choices and selections presented are merely provided as an aid in understanding one example of a fabrication process.
For example, various types of semiconductor materials, (e.g., single-crystal or amorphous silicon, germanium, other elemental semiconductor materials, compound semiconductor materials, etc.) may be used as an alternative for or in conjunction with other types of semiconductor material. Additionally, various types of dielectric materials, such as tantalum pentoxide (Ta2O5), silicon nitride (SixNy), aluminum oxide (Al2O3), hafnium oxide (HfO2), and a variety of other organic or inorganic dielectric materials, may be used as an alternative to or in conjunction with others of the materials described. Also, various other combinations of materials may also be substituted or included. For example, in certain applications, described semiconductor materials may be substituted with conductor materials including, for example, silver (Ag), copper (Cu), Aluminum (Al), zinc (Zn), platinum (Pt), tungsten (W), titanium (Ti), or tantalum (Ta).
Further, various formation, process, and other discussions that follow may refer to one material placed, for example, “over” or “above” another material. Such descriptors are relative terms only and obviously depend upon an exact orientation of any resulting device. However, a person of ordinary skill in the art will readily understand the context of such relative terms upon reading and understanding the disclosure provided herein in conjunction with the respective drawings.
With continuing reference to
A buffer material 103A is formed over the source material 101 followed by an etch stop 105A. The buffer material 103A may be selected to be a conductive material, for example, a doped polysilicon. In a specific embodiment, the buffer material 103A may be doped as an n-type polysilicon. In various embodiments, the etch stop 105A may comprise a high dielectric constant (high-κ) material such as aluminum oxide (Al2O3) or other high dielectric constant oxides. In other embodiments, one or more high-κ materials including, for example, hafnium silicate (HfSiO4), zirconium silicate (ZrSiO4), hafnium dioxide (HfO2), and zirconium dioxide (ZrO2) may be selected for the etch stop 105A. Generally, a high dielectric constant material may be considered as any material having a dielectric constant equal or greater than the dielectric constant of silicon dioxide. The dielectric constant for silicon dioxide is approximately 3.9.
Formation of the etch stop 105A is followed by formation of a source-side select gate (SGS) structure including a first dielectric material 107 (e.g., silicon dioxide, SiO2), a semiconductor material 109 (e.g., conductively doped poly-silicon), and a second dielectric material 111 (e.g., SiO2).
The first dielectric material 107 and the second dielectric material 111 may be of the same or different materials. Also, the first dielectric material 107 and the second dielectric material 111 may be formed from the same material but by different methods. For example, the first dielectric material 107 may comprise a thermally-grown silicon dioxide material and the second dielectric material 111 may comprise a deposited silicon dioxide material (or vice versa). As a person of ordinary skill in the art understands, there are certain optical, electrical, and other differences between these two types of formed silicon dioxides. Thus, the material choices and selections presented are merely provided as an aid in understanding one example of a fabrication process.
Depending upon an etchant used in later process steps, the semiconductor material 109 may be selected to be a p-type polysilicon (e.g., doped with boron). For example, as discussed in more detail below, a subsequent etch-back process step may employ tetramethyl-ammonium hydroxide (TMAH) as an etchant. TMAH selectively etches n-type and undoped polysilicon but only very slowly etches p-type polysilicon. Selecting the semiconductor material 109 to be p-type polysilicon reduces the amount of the semiconductor material 109 that is etched during a subsequent TMAH etch process.
Still continuing with
The alternating materials comprise a number of additional dielectric materials 111 and a number of conductor materials 113A. Each of the levels of the dielectric material 111 is separated from a respective adjacent one of the levels of the dielectric material 111 by at least a respective one of the levels of the conductor material 113A.
Each of the additional dielectric materials 111 may comprise silicon dioxide or a number of other dielectric materials. In various embodiments, one or more of the additional dielectric materials 111 may comprise a solid electrolyte. The solid electrolyte may comprise a chalcogenide, for example, silver-doped germanium selenide (Ag—GeSe), silver-doped germanium sulfide (Ag—GeS2), copper-doped germanium sulfide (Cu—GeS2), or copper telluride (CuTex); or an oxide, e.g. a transition-metal oxide (e.g., ZrOx), a semiconductor oxide (e.g., SiOx), a rare earth oxide (e.g., YbOx), another metal oxide (e.g., AlyOx), or combinations thereof, (e.g., ZrSiOx). In these embodiments, one or more of the memory cells in the memory array may comprise resistance change memory (RCM) cells. The RCM cells include the type of cell known as a conductive-bridging RAM (CBRAM) memory cell. An operation of the RCM is based on a voltage-driven ionic migration and electrochemical deposition of metal ions within a solid electrolyte.
The conductor materials 113A may comprise conductively doped poly-silicon or a number of other conductor or semiconductor materials. Although each of the dielectric materials 111 and the conductor materials 113A may be construed as being comprised of the same material on each level, respectively, various levels may comprise different materials. For example, a first level of the dielectric material 111 may comprise silicon dioxide while a later-formed second level of the dielectric material 111 may comprise tantalum pentoxide. Similarly, a first level of the conductor material 113A may comprise conductively doped poly-silicon while a later-formed second level of the conductor material 113A may comprise conductively-doped germanium, a doped compound-semiconductor material, or a metallic-ion donor such as silver. In a specific exemplary embodiment, the conductor material 113A is a n-type polysilicon.
A drain-side select gate (SGD) comprising a semiconductor material 115 is formed over the alternating materials having the number of additional dielectric materials 111 and the number of conductor materials 113A. As with the semiconductor material 109 and depending upon an etchant used in later process steps, the semiconductor material 115 may be selected to be a p-type polysilicon (e.g., polysilicon doped with boron or other elements from Group 13 of the periodic table). For example, as discussed in more detail below, a subsequent etch-back process step may employ TMAH as an etchant. TMAH selectively etches n-type and undoped polysilicon but only very slowly etches p-type polysilicon. In other embodiments, the semiconductor material 115 may be used for other types of active semiconductor switching devices.
A chemical-mechanical planarization (CMP) etch-stop material 117 may be formed over the semiconductor material 115 and comprises a relatively hard material to act as a stopping point for subsequent CMP processes. The CMP etch-stop material 117 may comprise one or more materials including dielectric materials such as various oxides, oxynitrides, or nitrides.
A cap material 119 is formed over the CMP etch-stop material 117 and provides protection for the underlying materials during subsequent process steps. The cap material 119 may comprise one more materials including oxides, nitrides, high-κ dielectric materials, polysilicon, and other materials independently known in the art. A hard-mask material 121 and a photoresist level 123 allow initial formation of a partial via, or shallow trench, for a subsequent pillar etch operation, discussed below. The hard-mask material 121 may comprise, for example, carbon with a dielectric anti-reflective coating. The cap material 119 and the hard-mask material 121 may be considered to be sacrificial materials provided to aid in subsequent formation steps. After the hard-mask material 121 is patterned and opened for the subsequent pillar etch operation, the photoresist level 123 may be removed.
Table I, below, shows a specific exemplary embodiment of various dimensions (e.g., thicknesses) of the various materials discussed above. A person of ordinary skill in the art will recognize that dimensions and relative dimensional ratios, other than those shown, may function for various device types. However, the dimensions given are provided simply as an aid in understanding the various embodiments discussed herein and should not be considered as the only workable, or even preferable, dimensions.
103A
105A
113A
Referring now to
In a specific embodiment, the pillar opening 110 can be formed by an anisotropic dry etch process (e.g., reactive ion etch (RIE) or plasma etch). In other embodiments, depending upon materials selected, the pillar opening 110 may be formed by one or more various types of chemical etchants (e.g., such as potassium hydroxide (KOH) or tetramethyl ammonium hydroxide (TMAH)), mechanical techniques, other types of ion milling, or laser ablation techniques. Related industries such as those involved in constructing micro-electrical mechanical systems (MEMS) devices may independently supply techniques for still further means to form the pillar opening 110.
The etch stop 105A of
In
In a specific embodiment, TMAH may be used to form the recesses. TMAH has approximately a 6:1 selectivity ratio based on its ability to etch n-type polysilicon approximately six times faster than p-type polysilicon or dielectric materials. Consequently, due to the high selectivity ratio of TMAH, the n-type polysilicon of the control gates 113B is laterally etched faster than the p-type polysilicon of the semiconductor material 109, 115 or the dielectric materials 107, 111, 119. Although the recessed pillar opening 120 is described as being performed using TMAH as an isotropic etch, a skilled artisan will recognize that other types of chemical and/or mechanical etch or formation processes may be used with an appropriate material selection. For example, other isotropic etchants may also be employed such as a hydrofluoric/nitric/acetic (HNA) acid chemical etchant.
During the TMAH etch operation and potential subsequent cleaning steps, the etch stop 105B is opened to the underlying buffer material 103A (
With reference now to
The IPD material 125A may comprise one or more of the various dielectric materials discussed herein, including various high-κ dielectric materials. In various embodiments, the IPD material 125A may comprise an oxide-nitride-oxide (ONO) material. The charge-storage material 127A may comprise one or more of the semiconductor materials discussed herein. For example, in various embodiments, the charge-storage material 127A comprises polysilicon. In various embodiments, the charge-storage material 127A comprises silicon nitride (e.g., Si3N4).
In
For example, the charge-storage material 127A may be at least partially removed from the pillar opening 130, and remaining portions of the charge-storage structures 127B may be left in the recesses. In various embodiments, the charge-storage structures 127B may be used to form floating gates or charge traps. Portions of the charge-storage material 127A can be removed using a Certas™ (e.g., a vapor ammonia), an ammonium fluoride and nitric acid mix (NH4F—HNO3), an ozone (O3) or hydrofluoric acid (HF) mix or cycle (e.g., exposed surfaces can be exposed to ozone to create oxide (e.g., oxidize) the surface and the oxidized surface can be exposed to hydrofluoric acid to remove the oxide), hydrofluoric acid and nitric acid mix (HF—HNO3), hydrofluoric acid and hydrogen peroxide mix (HF—H2O2) or a TMAH process. The process used to remove portions of the charge-storage material 127A can be selected as a function of the doping of the charge-storage material 127A. For example, if the charge-storage material 127A is n-type polysilicon, the TMAH process can be used to remove the portions of the charge-storage material 127A.
In
The tunneling material 129 may be formed from a number of dielectric materials discussed herein that allow for Fowler-Nordheim tunneling of electrons or direct tunneling of holes or other injection mechanisms. For example, in various embodiments, the tunneling material 129 comprises deposited and/or thermally-grown silicon dioxide.
In various embodiments, the sacrificial liner 131A may comprise polysilicon. In other embodiments, if the tunneling material is a thermally-grown silicon dioxide, the sacrificial liner 131A may comprise a deposited silicon dioxide that can be chemically removed with a buffered-oxide etchant (BOE), such as such as a combination of ammonium fluoride (NH4F) and hydrofluoric acid (HF) that readily etches materials such as silicon dioxide, but has little affect on materials such as polysilicon. In other embodiments, the sacrificial liner 131A may comprise the same material as the conductor material 113A, and is removed using an isotropic etchant, such as a directional RIE or plasma etch. In still other embodiments, the sacrificial liner 131A may comprise another dielectric such as borophosphosilicate glass (BPSG) supplied from a tetraethoxysilane (TEOS) source. In still other embodiments, the sacrificial liner 131A may comprise a solvent-based liquid that is applied to substrates using a spin-coat process, such as photoresist. The use and application of these various materials will be understood by a person of ordinary skill in the art upon reading and understanding the disclosure provided herein.
Referring now to
In
Although not shown explicitly in
With reference now to
Instead of the etch stop 105A, a source material 201 is selected to include a transition metal that may be combined with a semiconductor material, forming, for example, an inorganic compound. In a specific exemplary embodiment, tungsten disilicide (WSi2), or more generally, tungsten silicide (WSix) may be formed for the source material 201 from, for example, using source gases of tungsten hexafluoride (WF6) and monosilane (SiH4) or dichlorosilane (H2SiCl2) in a chemical vapor deposition (CVD) process. The resulting WSix film may subsequently be annealed to form a more conductive, stoichiometric form. In this example, the WSix film used to form the source material 201 is a relatively hard material and thus forms an etch stop.
The controller 303 may include, for example, one or more microprocessors, digital signal processors, micro-controllers, or the like. The memory device 309 may be used to store information transmitted to or by the system 300. The memory device 309 may optionally also be used to store information in the form of instructions that are executed by the controller 303 during operation of the system 300 and may be used to store information in the form of user data either generated, collected, or received by the system 300 (such as image data). The instructions may be stored as digital information and the user data, as disclosed herein, may be stored in one section of the memory as digital information and in another section as analog information. As another example, a given section at one time may be labeled to store digital information and then later may be reallocated and reconfigured to store analog information. The controller 303 may include one or more of the novel devices and structures described herein.
The I/O device 311 may be used to generate information. The system 300 may use the wireless interface 307 to transmit and receive information to and from a wireless communication network with a radio frequency (RF) signal. Examples of the wireless interface 307 may include an antenna, or a wireless transceiver, such as a dipole antenna. However, the scope of the inventive subject matter is not limited in this respect. Also, the I/O device 311 may deliver a signal reflecting what is stored as either a digital output (if digital information was stored), or as an analog output (if analog information was stored). While an example in a wireless application is provided above, embodiments of the inventive subject matter disclosed herein may also be used in non-wireless applications as well. The I/O device 311 may include one or more of the novel devices and structures described herein.
The various illustrations of the procedures and apparatuses are intended to provide a general understanding of the structure of various embodiments and are not intended to provide a complete description of all the elements and features of the apparatuses and methods that might make use of the structures, features, and materials described herein. Based upon a reading and understanding of the disclosed subject matter provided herein, a person of ordinary skill in the art can readily envision other combinations and permutations of the various embodiments. The additional combinations and permutations are all within a scope of the present invention.
The Abstract of the Disclosure is provided to allow the reader to quickly ascertain the nature of the technical disclosure. The abstract is submitted with the understanding that it will not be used to interpret or limit the claims. In addition, in the foregoing Detailed Description, it may be seen that various features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as limiting the claims. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.
This application is a divisional of U.S. application Ser. No. 15/056,548, filed Feb. 29, 2016, which is continuation of U.S. application Ser. No. 13/838,579, filed Mar. 15, 2013, now issued as U.S. Pat. No. 9,276,011, all of which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
6159797 | Lee | Dec 2000 | A |
6445029 | Lam et al. | Sep 2002 | B1 |
6583009 | Hui et al. | Jun 2003 | B1 |
7369436 | Forbes | May 2008 | B2 |
7682902 | Hsiao et al. | Mar 2010 | B2 |
7910446 | Ma et al. | Mar 2011 | B2 |
8124478 | Park et al. | Feb 2012 | B2 |
8187936 | Alsmeier et al. | May 2012 | B2 |
8258034 | Ramaswamy et al. | Sep 2012 | B2 |
8581321 | Son et al. | Nov 2013 | B2 |
8680605 | Jeon et al. | Mar 2014 | B2 |
8946807 | Hopkins et al. | Feb 2015 | B2 |
9171863 | Wang | Oct 2015 | B2 |
9184175 | Dennison et al. | Nov 2015 | B2 |
9230986 | Hopkins et al. | Jan 2016 | B2 |
9231086 | Khoueir et al. | Jan 2016 | B2 |
9276011 | Simsek-Ege et al. | Mar 2016 | B2 |
9608000 | Hopkins et al. | Mar 2017 | B2 |
9793282 | Dennison et al. | Oct 2017 | B2 |
9991273 | Dennison et al. | Jun 2018 | B2 |
20050006697 | Hsieh | Jan 2005 | A1 |
20050133851 | Forbes | Jun 2005 | A1 |
20060237768 | Forbes et al. | Oct 2006 | A1 |
20070047304 | Lee et al. | Mar 2007 | A1 |
20070158736 | Arai et al. | Jul 2007 | A1 |
20080012061 | Ichige et al. | Jan 2008 | A1 |
20080067583 | Kidoh et al. | Mar 2008 | A1 |
20080173928 | Arai et al. | Jul 2008 | A1 |
20080253183 | Mizukami et al. | Oct 2008 | A1 |
20080277720 | Youn et al. | Nov 2008 | A1 |
20090026460 | Ou et al. | Jan 2009 | A1 |
20090121271 | Son et al. | May 2009 | A1 |
20090184360 | Jin | Jul 2009 | A1 |
20090230458 | Ishiduki et al. | Sep 2009 | A1 |
20090230459 | Kito et al. | Sep 2009 | A1 |
20090283813 | Ishii et al. | Nov 2009 | A1 |
20090283819 | Ishikawa et al. | Nov 2009 | A1 |
20100003795 | Park et al. | Jan 2010 | A1 |
20100123180 | Takano et al. | May 2010 | A1 |
20100163968 | Kim et al. | Jul 2010 | A1 |
20100181612 | Kito et al. | Jul 2010 | A1 |
20100187592 | Chen et al. | Jul 2010 | A1 |
20100200908 | Lee et al. | Aug 2010 | A1 |
20100240205 | Son et al. | Sep 2010 | A1 |
20100323505 | Ishikawa et al. | Dec 2010 | A1 |
20110024818 | Ahn | Feb 2011 | A1 |
20110065270 | Shim et al. | Mar 2011 | A1 |
20110201167 | Satonaka et al. | Aug 2011 | A1 |
20110220987 | Tanaka et al. | Sep 2011 | A1 |
20110248334 | Sandhu et al. | Oct 2011 | A1 |
20110294290 | Nakanishi | Dec 2011 | A1 |
20120001247 | Alsmeier | Jan 2012 | A1 |
20120001249 | Alsmeier et al. | Jan 2012 | A1 |
20120001252 | Alsmeier et al. | Jan 2012 | A1 |
20120058629 | You et al. | Mar 2012 | A1 |
20120112264 | Lee et al. | May 2012 | A1 |
20120132981 | Imamura et al. | May 2012 | A1 |
20120217564 | Tang et al. | Aug 2012 | A1 |
20120256247 | Alsmeier | Oct 2012 | A1 |
20120273870 | Liu | Nov 2012 | A1 |
20120326221 | Sinha | Dec 2012 | A1 |
20130034594 | Monzyk et al. | Feb 2013 | A1 |
20130049095 | Whang et al. | Feb 2013 | A1 |
20130119452 | Endoh et al. | May 2013 | A1 |
20130171788 | Yang et al. | Jul 2013 | A1 |
20130322174 | Li et al. | Dec 2013 | A1 |
20140131784 | Davis | May 2014 | A1 |
20140203344 | Hopkins et al. | Jul 2014 | A1 |
20140264532 | Dennison et al. | Sep 2014 | A1 |
20140264533 | Simsek-ege et al. | Sep 2014 | A1 |
20150140797 | Hopkins et al. | May 2015 | A1 |
20160049417 | Dennison et al. | Feb 2016 | A1 |
20160093626 | Izumi et al. | Mar 2016 | A1 |
20160133752 | Hopkins et al. | May 2016 | A1 |
20160181323 | Simsek-ege et al. | Jun 2016 | A1 |
20160351580 | Hopkins et al. | Dec 2016 | A1 |
20170200801 | Hopkins et al. | Jul 2017 | A1 |
20170365615 | Dennison et al. | Dec 2017 | A1 |
Number | Date | Country |
---|---|---|
1401140 | Mar 2003 | CN |
1791974 | Jun 2006 | CN |
101118910 | Feb 2008 | CN |
101223640 | Jul 2008 | CN |
101292351 | Oct 2008 | CN |
101364614 | Feb 2009 | CN |
101512729 | Aug 2009 | CN |
101847602 | Sep 2010 | CN |
105027285 | Nov 2015 | CN |
105164808 | Dec 2015 | CN |
105027285 | Jun 2017 | CN |
107256867 | Oct 2017 | CN |
ZL-201480024450.2 | May 2018 | CN |
2973710 | Jan 2016 | EP |
2007005814 | Jan 2007 | JP |
2007294595 | Nov 2007 | JP |
2009295617 | Dec 2009 | JP |
2012094694 | May 2012 | JP |
2012119445 | Jun 2012 | JP |
2012146773 | Aug 2012 | JP |
2012227326 | Nov 2012 | JP |
2016514371 | May 2016 | JP |
5965091 | Aug 2016 | JP |
1020100104908 | Sep 2010 | KR |
1020110130916 | Dec 2011 | KR |
1020120101818 | Sep 2012 | KR |
10-1764626 | Jul 2017 | KR |
10-1821943 | Jan 2018 | KR |
201236112 | Sep 2012 | TW |
201442211 | Nov 2014 | TW |
201507168 | Feb 2015 | TW |
201526207 | Jul 2015 | TW |
I548065 | Sep 2016 | TW |
I575716 | Mar 2017 | TW |
201737472 | Oct 2017 | TW |
201826547 | Jul 2018 | TW |
WO-2006132158 | Dec 2006 | WO |
WO-2012009140 | Jan 2012 | WO |
WO-2014116864 | Jul 2014 | WO |
WO-2014149740 | Sep 2014 | WO |
Entry |
---|
US 9,754,952, 09/2017, Dennison et al. (withdrawn) |
“Chinese Application Serial No. 201480013075.1, Office Action dated Sep. 19, 2016”, w/English Translation, 10 pgs. |
“Chinese Application Serial No. 201480013075.1, Preliminary Amendment filed May 30, 2016”, W/ English Claims, 48 pgs. |
“Chinese Application Serial No. 201480013075.1, Response filed Feb. 3, 2017 to Office Action dated Sep. 19, 2016”, w/English Claims, 30 pgs. |
“Chinese Application Serial No. 201480024450.2, Office Action dated May 3, 2017”, With English Translation, 22 pgs. |
“Chinese Application Serial No. 201480024450.2, Response filed Sep. 18, 2017 to Office Action dated May 3, 2017”, w/English Claims, 18 pgs. |
“European Application Serial No. 14743125.8, Communication Pursuant to Article 94(3) EPC dated May 22, 2017”, 6 pgs. |
“European Application Serial No. 14743125.8, Extended European Search Report dated Jun. 21, 2016”, 8 pgs. |
“European Application Serial No. 14743125.8, Preliminary Amendment filed Mar. 9, 2016”, 13 pgs. |
“European Application Serial No. 14743125.8, Response filed Dec. 1, 2017 to Communication Pursuant to Article 94(3) EPC dated May 22, 2017”, 11 pgs. |
“European Application Serial No. 14770149.4, Extended European Search Report dated Nov. 25, 2016”, 9 pgs. |
“European Application Serial No. 14770149.4, Invitation Pursuant to Rule 62a(1) EPC dated Aug. 30, 2016”, 2 pgs. |
“European Application Serial No. 14770149.4, Preliminary Amendment filed Apr. 28, 2016”, 22 pgs. |
“International Application Serial No. PCT/US2014/012798, International Preliminary Report on Patentability dated Aug. 6, 2015”, 13 pgs. |
“International Application Serial No. PCT/US2014/012798, International Search Report dated May 19, 2014”, 3 pgs. |
“International Application Serial No. PCT/US2014/012798, Written Opinion dated May 19, 2014”, 11 pgs. |
“International Application Serial No. PCT/US2014/020658, International Preliminary Report on Patentability dated Sep. 24, 2015”, 6 pgs. |
“International Application Serial No. PCT/US2014/020658, International Search Report dated Jun. 26, 2014”, 3 pgs. |
“International Application Serial No. PCT/US2014/020658, Written Opinion dated Jun. 26, 2014”, 4 pgs. |
“Japanese Application Serial No. 2015-555280, Office Action dated Feb. 27, 2018”, w/English Translation, 31 pgs. |
“Japanese Application Serial No. 2015-555280, Office Action dated Jul. 4, 2017”, w/English Translation, 27 pgs. |
“Japanese Application Serial No. 2015-555280, Response filed Oct. 12, 2017 to Office Action dated Jul. 4, 2017”, w/English Claims, 17 pgs. |
“Japanese Application Serial No. 2016-500651, Notice of Rejection dated Mar. 1, 2016”, W/ English Translation, 4 pgs. |
“Japanese Application Serial No. 2016-500651, Response filed May 20, 2016 to Notice of Rejection dated Mar. 1, 2016”, W/ English Claims, 6 pgs. |
“Korean Application Serial No. 10-2015-7029545, Final Office Action dated Mar. 27, 2017”, w/English Translation, 6 pgs. |
“Korean Application Serial No. 10-2015-7029545, Office Action dated Oct. 18, 2016”, (With English Translation), 13 pgs. |
“Korean Application Serial No. 10-2015-7029545, Response filed Apr. 25, 2017 to Final Office Action dated Mar. 27, 2017”, W/English Claims, 14 pgs. |
“Korean Application Serial No. 10-2015-7029545, Response filed Dec. 18, 2016 to Office Action dated Oct. 18, 2016”, w/English Claims, 19 pgs. |
“Korean Application Serial No. 10-2017-7021238, Office Action dated Aug. 16, 2017”, with English translation of the rejections, 5 pgs. |
“Korean Application Serial No. 10-2017-7021238, Response filed Oct. 16, 2017 to Office Action dated Aug. 16, 2017”, w/English Claims, 12 pgs. |
“Protrusion”, Merriam-Webster Dictionary, 2 pgs. |
“Taiwanese Application Serial No. 103102815, Amendment filed Nov. 10, 2014”, W/ English Claims, 52 pgs. |
“Taiwanese Application Serial No. 103109314, Office Action dated Apr. 6, 2017”, w/ English Translation, 23 pgs. |
“Taiwanese Application Serial No. 103109314, Response filed Oct. 3, 2017 to Office Action dated Apr. 6, 2017”, w/English Translation, 41 pgs. |
“Taiwanese Application Serial No. 104110136, Office Action dated Jan. 26, 2016”, W/ English Translation, 3 pgs. |
“Taiwanese Application Serial No. 104110136, Response filed Apr. 28, 2016 to Office Action dated Jan. 26, 2016”, W/ English Claims, 7 pgs. |
Hang-Ting, Lue, et al., “A Novel Planar Floating-Gate (FG) / Charge Trapping (CT) NAND Device Using BE-SONOS Inter-Poly Dielectric (IPD)”, In proceeding of: Electron Devices Meeting (IEDM), (2009), 34.3:1-4. |
Kitamura, Takuya, et al., “A Low Voltage Operating Flash Memory Cell with High Coupling Ratio”, (1998). |
Kuppurao, Satheesh, et al., “EQuipment Frontiers: Thermal Processing: In situ steam generation: A new rapid thermal oxidation technique”, Solid State Technology, (Jul. 2000), Cover, Index, 233-239. |
Seo, Moon-Sik, et al., “The 3 dimensional Vertical FG NAND Flash Memory Cell Arrays with the Novel Electrical S/D/ Technique using the Extending Sidewall Contral Gate (ESCG)”, 4 pages. |
U.S. Appl. No. 13/838,579, Restriction Requirement dated Feb. 28, 2014, 6 pgs. |
U.S. Appl. No. 13/838,579, Response filed Mar. 31, 2014 to Restriction Requirement dated Feb. 28, 2014, 8 pgs. |
U.S. Appl. No. 13/838,579, Non Final Office Action dated Jul. 9, 2014, 12 pgs. |
U.S. Appl. No. 13/838,579, Response filed Sep. 30, 2014 to Non Final Office Action dated Jul. 9, 2014, 10 pgs. |
U.S. Appl. No. 13/838,579, Supplemental Amendment dated Oct. 22, 2014, 10 pgs. |
U.S. Appl. No. 13/838,579, Examiner Interview Summary dated Oct. 29, 2014, 2 pgs. |
U.S. Appl. No. 13/838,579, Final Office Action dated Apr. 24, 2015, 16 pgs. |
U.S. Appl. No. 13/838,579, Response filed Jun. 24, 2015 to Final Office Action dated Apr. 24, 2015, 12 pgs. |
U.S. Appl. No. 13/838,579, Advisory Action dated Jul. 23, 2015, 3 pgs. |
U.S. Appl. No. 13/838,579, Notice of Allowance dated Oct. 21, 2015, 10 pgs. |
U.S. Appl. No. 15/056,***********548, Preliminary Amendment filed Mar. 3, 2016, 8 pgs. |
U.S. Appl. No. 15/056,548, Restriction Requirement dated Sep. 27, 2016, 8 pgs. |
U.S. Appl. No. 15/056,548, Response filed Nov. 28, 2016, to Restriction Requirement dated Sep. 27, 2016, 7 pgs. |
U.S. Appl. No. 15/056,548, Non Final Office Action dated Jan. 25, 2017, 10 pgs. |
U.S. Appl. No. 15/056,548, Response filed Apr. 25, 2017 to Non Final Office Action dated Jan. 25, 2017, 11 pgs. |
U.S. Appl. No. 15/056,548, Notice of Allowance dated May 9, 2017, 9 pgs. |
U.S. Appl. No. 13/748,747, Restriction Requirement dated Feb. 21, 2014, 6 pgs. |
U.S. Appl. No. 13/748,747, Response filed Mar. 13, 2014 to Restriction Requirement dated Feb. 21, 2014, 9 pgs. |
U.S. Appl. No. 13/748,747, Non Final Office Action dated Apr. 29, 2014, 15 pgs. |
U.S. Appl. No. 13/748,747, Examiner Interview Summary dated Jul. 9, 2014, 3 pgs. |
U.S. Appl. No. 13/748,747, Response filed Jul. 29, 2014 to Non Final Office Action dated Apr. 29, 2014, 13 pgs. |
U.S. Appl. No. 13/748,747, Notice of Allowance dated Sep. 24, 2014, 8 pgs. |
U.S. Appl. No. 13/838,297, Restriction Requirement dated Feb. 12, 2014, 6 pgs. |
U.S. Appl. No. 13/838,297, Response filed Apr. 14, 2014 to Restriction Requirement dated Jan. 12, 2014, 7 pgs. |
U.S. Appl. No. 13/838,297, Non Final Office Action dated Apr. 24, 2014, 8 pgs. |
U.S. Appl. No. 13/838,297, Response filed Jul. 24, 2014 to Non Final Office Action dated Apr. 24, 2014, 9 pgs. |
U.S. Appl. No. 13/838,297, Final Office Action dated Aug. 21, 2014, 10 pgs. |
U.S. Appl. No. 13/838,297, Response filed Oct. 21, 2014 to Final Office Action dated Aug. 21, 2014, 9 pgs. |
U.S. Appl. No. 13/838,297, Advisory Action dated Nov. 14, 2014, 3 pgs. |
U.S. Appl. No. 13/838,297, Non Final Office Action dated Dec. 17, 2014, 6 pgs. |
U.S. Appl. No. 13/838,297, Response filed Mar. 16, 2015 to Non Final Office Action dated Dec. 16, 2014, 10 pgs. |
U.S. Appl. No. 13/838,297, Notice of Allowance dated Jul. 9, 2015, 9 pgs. |
U.S. Appl. No. 14/610,755, Notice of Allowance dated Sep. 1, 2015, 8 pgs. |
U.S. Appl. No. 14/722,824, Restriction Requirement dated May 10, 2016, 6 pgs. |
U.S. Appl. No. 14/722,824, Response filed Jul. 11, 2016 to Restriction Requirement dated May 10, 2016, 7 pgs. |
U.S. Appl. No. 14/722,824, Non Final Office Action dated Jul. 25, 2016, 9 pgs. |
U.S. Appl. No. 14/722,824, Response filed Oct. 25, 2016 to Non Final Office Action dated Jul. 25, 2016, 7 pgs. |
U.S. Appl. No. 14/722,824, Notice of Allowance dated Nov. 7, 2016, 5 pgs. |
U.S. Appl. No. 14/722,824, Examiner Interview Summary dated Nov. 14, 2016, 3 pgs. |
U.S. Appl. No. 14/722,824, Amendment Under 37 C.F.R. filed Feb. 2017, 4 pgs. |
U.S. Appl. No. 14/722,824, PTO Response to Rule 312 Communication dated Feb. 15, 2017, 2 pgs. |
U.S. Appl. No. 14/925,589, Non Final Office Action dated May 19, 2016, 6 pgs. |
U.S. Appl. No. 14/925,589, Response filed Aug. 18, 2016 to Non Final Office Action dated May 19, 2016, 6 pgs. |
U.S. Appl. No. 14/925,589, Notice of Allowance dated Jan. 12, 2017, 7 pgs. |
U.S. Appl. No. 14/925,589, Notice of Allowance dated Apr. 27, 2017, 7 pgs. |
U.S. Appl. No. 14/925,589, Corrected Notice of Allowance dated Jun. 27, 2017, 2 pgs. |
U.S. Appl. No. 14/925,589, Corrected Notice of Allowance dated Sep. 13, 2017, 2 pgs. |
U.S. Appl. No. 14/987,147, Preliminary Amendment filed Jan. 19, 2016, 7 pgs. |
U.S. Appl. No. 14/987,147, Non Final Office Action dated Aug. 9, 2016, 6 pgs. |
U.S. Appl. No. 14/987,147, Response filed Nov. 9, 2016 to Non Final Office Action dated Aug. 9, 2016, 7 pgs. |
U.S. Appl. No. 14/987,147, Non Final Office Action dated Aug. 4, 2017, 13 pgs. |
U.S. Appl. No. 14/987,147, Response filed Aug. 4, 2017 to Non Final Office Action dated Jan. 4, 2017, 8 pgs. |
U.S. Appl. No. 14/987,147, Examiner Interview Summary dated Apr. 6, 2017, 3 pgs. |
U.S. Appl. No. 14/987,147, Final Office Action dated Apr. 17, 2017, 10 pgs. |
U.S. Appl. No. 14/987,147, Response filed Sep. 18, 2017 to Final Office Action dated Apr. 17, 2017, 10 pgs. |
U.S. Appl. No. 14/987,147, Non Final Office Action dated Feb. 16, 2018, 7 pgs. |
U.S. Appl. No. 14/987,147, Response filed May 16, 2018 to Non Final Office Action dated Feb. 16, 2018, 9 pgs. |
U.S. Appl. No. 15/470,617, Restriction Requirement dated Dec. 29, 2017, 5 pgs. |
U.S. Appl. No. 15/470,617, Response filed Feb. 28, 2018 to Restriction Requirement dated Dec. 29, 2017, 6 pgs. |
U.S. Appl. No. 15/470,617, Supplemental Response filed Jun. 19, 2018 to Restriction Requirement dated Dec. 29, 2017 and to Notice of Non-Compliant Amendment dated Apr. 19, 2018, 7 pgs. |
U.S. Appl. No. 15/691,477, Notice of Allowance dated Oct. 10, 2017, 8 pgs. |
U.S. Appl. No. 15/691,477, Notice of Allowance dated Feb. 8, 2018, 9 pgs. |
U.S. Appl. No. 13/748,747 U.S. Pat. No. 8,946,807, filed Jan. 24, 2013, 3D Memory. |
U.S. Appl. No. 14/610,755 U.S. Pat. No. 9,230,986, filed Jan. 30, 2015 3D Memory. |
U.S. Appl. No. 14/987,147, filed Jan. 4, 2016, 3D Memory. |
U.S. Appl. No. 13/838,579 U.S. Pat. No. 9,276,011, filed Mar. 15, 2013, Cell Pillar Structures and Integrated Flows. |
U.S. Appl. No. 15/056,548 U.S. Pat. No. 9,773,841, filed Feb. 29, 2016, Cell Pillar Structures and Integrated Flows. |
Number | Date | Country | |
---|---|---|---|
20170352704 A1 | Dec 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15056548 | Feb 2016 | US |
Child | 15686389 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13838579 | Mar 2013 | US |
Child | 15056548 | US |