Claims
- 1. A ferroelectric memory comprising:a memory cell unit comprising a plurality of memory cells in each of which a first electrode of a ferroelectric capacitor is electrically connected to a source of a first transistor and a second electrode is electrically connected to a drain of said first transistor; a plurality of word lines each of which is electrically connected to a gate of said first transistor; a plate line electrically connected to the first electrode of said memory cell unit; a first bit line electrically connected to the second electrode of said memory cell unit via a block select transistor; a sense amplifier to compare and amplify voltages of a bit line pair of said first bit line and its complementary second bit line; a pair of second transistors each of which receives a voltage of said bit line pair at each control electrode, a pair of input/output nodes of said sense amplifier are electrically connected to each pair of electrodes of said second transistors; and a pair of third transistors each of which is inserted between said pair of said input/output nodes of the sense amplifier and the bit line pair, and controlled to convey data which was amplified by said sense amplifier to said bit line pair by being turned on after a plate line voltage falls to 0V.
- 2. The ferroelectric memory according to claim 1, wherein an equalization circuit is connected between said first and second bit lines of said bit line pair at a portion between said block select transistor and said second transistor of each bit line and configured to equalize said first and second bit lines of said bit line pair to 0V at a predetermined timing.
- 3. The ferroelectric memory according to claim 2, wherein said equalization circuit is controlled to turn on only when said sense amplifier is inactive.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-155131 |
Jun 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application i a divisional of U.S. patent application Ser. No. 09/585,081, filed Jun. 1, 2000, U.S. Pat. No. 6,473,330 which is based upon and claims the benefit of priority from prior Japanese Patent Application No. 11-155131, filed Jun. 2, 1999, the entire contents of which are incorporated herein by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5903492 |
Takashima |
May 1999 |
A |
6094370 |
Takashima |
Jul 2000 |
A |
6300654 |
Corvasce et al. |
Oct 2001 |
B1 |
6483737 |
Takeuchi et al. |
Nov 2002 |
B2 |
Foreign Referenced Citations (4)
Number |
Date |
Country |
197 24 449 |
Dec 1997 |
DE |
0 631 287 |
Dec 1994 |
EP |
10-255483 |
Sep 1998 |
JP |
11-177036 |
Jul 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
D. Takashima, et al., “Gain Cell Block Architecture for Gigabit-Scale Chain Ferroelectric RAM,” 1999 Symposium on VLSI Circuits. |
D. Takashima et al., “High-Density Chain Ferroelectric Random-Access Memory (CFRAM),” Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 83-84. |
D. Takashima et al., “A Sub-40ns Random-Access Chain FRAM Architecture with a 7ns Cell-Plate-Line Drive,” ISSCC Digest of Technical Papers, Feb. 15, 1999, pp. 102-103, and 450. |