Claims
- 1. In a charge coupled device shift register including a plurality of stages, each including a plurality of transfer electrodes, means for applying multiphase clock signals to said electrodes to shift data signals along said shift register, data output means for said shift register adjacent a selected transfer electrode of one of said stages, said selected transfer electrode connected for application of a predetermined phase clock signal thereto; and regenerative charge detector means consisting of:
- first and second non-clocked inverter stages connected between respective voltage supply lines, means cross coupling input nodes and output nodes of said inverter stages, one of said cross coupling means including gating means connected for operation by said predetermined phase clock signal;
- said output means of said shift register connected to the input node of said first inverter stage;
- feedback means connected between the input and output nodes of said first inverter stage for precharging said nodes of said first inverter stage to a reference voltage set by a value V.sub.out = V.sub.in on an output voltage (V.sub.out) versus input voltage (V.sub.in) transfer characteristic of said inverter stages;
- and means for applying subsequent to said precharge step, said predetermined phase signal to said selected transfer electrode and said shift register for causing regenerative imbalance between the voltages at the output nodes of said first and second inverter stages in a sense corresponding to the level of said transferred data signal compared with that of said reference voltage.
- 2. Regenerative charge detector means as set forth in claim 1, wherein said respective voltage supply lines are first voltage supply lines.
- 3. Regenerative charge detector means as set forth in claim 1, wherein said inverter stages and said feedback means comprise insulated gate field effect transistors.
- 4. Regenerative charge detector means as set forth in claim 1, wherein said gating means is connected between the input node of the first inverter stage and the output node of the second inverter stage.
- 5. A data storage system comprising a plurality of charge coupled device shift register data stores, each shift register including a plurality of stages, each including a plurality of transfer electrodes, means for applying multiphase clock signals to said electrodes to shift data signals along said shift register, data output means for said shift register adjacent a selected transfer electrode of one of said stages, said selected transfer electrode connected for application of a predetermined phase clock signal thereto; and regenerative charge detector means comprising in combination:
- first and second non-clocked inverter stages connected between respective voltage supply lines, means cross coupling input nodes and output nodes of said inverter stages, one of said cross coupling means including gating means connected for operation by said predetermined phase clock signal;
- said output means of said shift register connected to the input node of said first inverter stage;
- feedback means connected between the input and output nodes of said first inverter stage for precharging said nodes of said first inverter stage to a reference voltage set by a value V.sub.out = V.sub.in on an output voltage (V.sub.out) versus input voltage (V.sub.in) transfer characteristic of said inverter stages;
- and means for applying subsequent to said precharge step, said predetermined phase signal to said selected transfer electrode and said gating means, to transfer a data signal to the output means of said shift register for causing regenerative imbalance between the voltages at the output nodes of said first and second inverter stages in a sense corresponding to the level of said transferred data signal compared with that of said reference voltage; and logic output means coupled to the input node of said second inverter and to the output node of said second inverter for generating a logic output signal according to the sense of said imbalance;
- and means for coupling the logic means of each data store in sequence to a common system output to multiplex said logic output signals from said plurality of detector means.
- 6. A data storage system according to claim 5, wherein said inverter stages, said feedback means, said logic output means and said coupling means each comprises insulated field effect transistors.
Parent Case Info
This is a division, of application Ser. No. 499,717, filed Aug. 22, 1976, now U.S. Pat. No. 3,979,603.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
Lambrechtse et al., "FET Memory"; 1973, IEEE Int'l Solid-State Circuits Conference; p. 26; 2/14/73. |
Surgent, "Insulated Gate Field-Effect Transistor Sense Amplifier Latch;" IBM Tech. Discl. Bull.; vol. 13, No. 9, pp. 2670-2671; 2/71. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
499717 |
Aug 1974 |
|