Claims
- 1. A charge transfer device for filtering an analog signal comprising,
- means including a charge storage medium for forming a delay line including a plurality of charge storage cells formed in said medium, said cells being connected in series with one another and each being of area A, a pair of terminal cells one of which forms the input and the other of which forms the output of said delay line,
- means forming in said medium charge storage control cells of areas A.sub.1 and A.sub.2, where A.sub.1 is different from A.sub.2, and
- means for applying said signal to one terminal cell through one of said charge storage control cells and for applying a delayed version of said signal through the other charge storage control cell to said one terminal cell.
- 2. The device of claim 1 having a transfer function given by ##EQU7## and wherein said analog signal is applied to both of said control cells, alternate cells of said delay line are coupled to opposite phases of two-phase clock means and said control cells are coupled to the same phase of the clock means.
- 3. The device of claim 2 wherein said delay line comprises a plurality of rows of said charge storage cells, means forming chanstop barriers at the interface between adjacent rows except at the portion of said interfaces across which charge is to transfer from one row to the next contiguous row, means forming transfer barriers at said portions of said interfaces, said portions being located between the last cells of every other pair of contiguous rows and between the first cells of the remaining pairs of contiguous rows.
- 4. The device of claim 1 having a transfer function given by ##EQU8## and including an analog inverter, said signal being applied to said control cell of area A.sub.1, the time-delayed version of said signal appearing at said output terminal cell being applied to the input of said inverter and the output of said inverter being applied to said control cell of area A.sub.2, and wherein alternate cells of said delay line are coupled to opposite phases of two-phase clock means and said control cells are coupled to the same phase of said clock means.
- 5. The device of claim 4 wherein said control cells are contiguous to one another and to said input terminal cell, and including means forming a chanstop barrier at the interface between said control cells and means forming a transfer barrier at the interfaces between said input cell and said control cells.
- 6. The device of claim 5 wherein the combined shape of said control cells is congruent with that of said input cell and A.sub.1 + A.sub.2 = A.
- 7. The device of claim 4 wherein said delay line comprises a plurality of rows of said charge storage cells, means forming chanstop barriers at the interfaces between adjacent rows except at the portion of said interfaces across which charge is to transfer from one row to the next contiguous row, means forming transfer barriers at said portions of said interfaces, said portions being located between the last cells of every other pair of contiguous rows and between the first cells of the remaining pairs of contiguous rows.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of parent application Ser. No. 470,511 filed on May 16, 1974 now abandoned. The parent application was filed concurrently with both application Ser. No. 470,546 entitled "Charge Transfer Logic Gate" and application Ser. No. 470,550 entitled "Charge Transfer Binary Counter". The latter application was abandoned in favor of continuation-in-part application Ser. No. 569,273 filed on Apr. 19, 1975.
US Referenced Citations (7)
Non-Patent Literature Citations (2)
| Entry |
| Sequin, "Blooming Suppression . . .," Bell Syst. Tech. Journal, Oct. 1972, pp. 1923-1926. |
| Mok et al., "Logic Array . . . ", Electronics Letters, Oct. 5, 1972, Vol. 8, No. 20, pp. 495-496. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
470511 |
May 1974 |
|