Claims
- 1. A method of chemical-mechanical polishing for forming a shallow trench isolation, wherein a substrate having a plurality of active regions, including a plurality of relatively large active regions and a plurality of relatively small active regions and an alignment mark, is provided, the method comprising the steps of:
forming a plurality of shallow trenches between the active regions; forming an oxide layer over the substrate, so that the shallow trenches and the alignment mark are filled therewith; forming a partial reverse active mask on the oxide layer, wherein the partial reverse active mask has an opening at each relatively large active region and at the alignment mark when the reverse active mask completely covers each relatively small active region and trenches, wherein the opening exposes a portion of the oxide layer; removing portions of the oxide layer on each large active region and at the alignment mark; removing the partial reverse active mask; and planarizing the oxide layer.
- 2. The method of claim 1, wherein the shallow trenches are formed by photolithography and etching.
- 3. The method of claim 1, wherein the oxide layer is formed by high density plasma chemical vapor deposition.
- 4. The method of claim 1, wherein the exposed portion of the oxide layer is removed by anisotropic etching.
- 5. The method of claim 1, further comprising forming a silicon nitride layer on the substrate before said forming of the oxide layer.
- 6. The method of claim 5, wherein the exposed portion of the oxide layer is removed, using the silicon nitride layer as an etching stop layer.
- 7. The method of claim 1, wherein the oxide layer is planarized by chemical mechanical polishing.
- 8. A method of chemical-mechanical polishing in forming a multi-layered semiconductor device comprising a substrate, comprising:
forming an alignment mark in the substrate and a plurality of shallow trenches between active regions of the semiconductor substrate; forming an oxide layer over the substrate; forming a partial reverse active mask on the oxide layer, wherein the partial reverse active mask has an opening over a portion of at least one active region and over the alignment mark; removing portions of the oxide layer over at least one active region and over portions of the alignment mark to expose a portion of the oxide layer; removing the partial reverse active mask; and planarizing the oxide layer.
- 9. The method of claim 8, wherein forming an alignment mark comprises forming a shallow trench in the substrate.
- 10. The method of claim 8, wherein the shallow trenches are formed by photolithography and etching.
- 11. The method of claim 8, wherein the oxide layer is formed by high density plasma chemical vapor deposition.
- 12. The method of claim 8, wherein portions of the oxide layer are removed by anisotropic etching.
- 13. The method of claim 8, further comprising forming a silicon nitride layer on the substrate before said forming of the oxide layer.
- 14. The method of claim 13, wherein exposed portions of the oxide layer are removed using the silicon nitride layer as an etching stop layer.
- 15. The method of claim 8, wherein the oxide layer is planarized by chemical mechanical polishing.
- 16. A method of forming a semiconductor device having an alignment mark, comprising:
forming an alignment mark in a substrate; forming at least one active area on the substrate; forming an oxide layer over the substrate, wherein the oxide layer covers at least a portion of the alignment mark; forming a partial reverse active mask on the oxide layer, wherein the partial reverse active mask has an opening over at least a portion of the alignment mark; removing portions of the oxide layer to expose a portion of the oxide layer; removing the partial reverse active mask; and planarizing the oxide layer.
- 17. The method of claim 16, wherein forming an alignment mark comprises forming a shallow trench in the substrate.
- 18. The method of claim 17, wherein the shallow trench is formed by photolithography and etching.
- 19. The method of claim 17, wherein the oxide layer is formed by high density plasma chemical vapor deposition.
- 20. The method of claim 16, wherein portions of the oxide layer are removed by anisotropic etching.
- 21. The method of claim 16, further comprising forming a silicon nitride layer on the substrate before said forming of the oxide layer.
- 22. The method of claim 16, wherein exposed portions of the oxide layer are removed using the silicon nitride layer as an etching stop layer.
- 23. The method of claim 16, wherein the oxide layer is planarized by chemical mechanical polishing.
Priority Claims (1)
Number |
Date |
Country |
Kind |
87108699 |
Jun 1998 |
TW |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of co-pending U.S. patent application Ser. No. 09/991,395, filed Nov. 20, 2001, which is a continuation of U.S. patent application Ser. No. 09/692,251, filed Oct. 19, 2000, now U.S. Pat. No. 6,448,159, which is a divisional of U.S. patent application Ser. No. 09/111,007 filed Jul. 7, 1998, now U.S. Pat. No. 6,169,012, which claims priority from Taiwan Application No. 87108699, filed Jun. 3, 1998, all the disclosures of which are herein specifically incorporated by this reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09111007 |
Jul 1998 |
US |
Child |
09692251 |
Oct 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09692251 |
Oct 2000 |
US |
Child |
09991395 |
Nov 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09991395 |
Nov 2001 |
US |
Child |
10293243 |
Nov 2002 |
US |