Claims
- 1. A method of manufacturing a semiconductor device, the method comprising forming an interconnection pattern comprising:
- depositing a layer of copper (Cu) or a Cu alloy on a dielectric layer having an upper surface with an opening therein, the layer of Cu or Cu alloy filling the opening;
- chemical mechanical polishing (CMP) the deposited Cu or Cu alloy with a slurry containing particulate iron oxide as an abrasive material such that the Cu or Cu alloy filling the opening is substantially flush with the upper surface of the dielectric layer; and
- removing remaining particulate iron oxide after CMP with a dilute acidic solution.
- 2. The method according to claim 1, wherein the slurry comprises about 1 wt. % to about 10 wt. % iron oxide.
- 3. The method according to claim 1, comprising:
- depositing an interdielectric layer over a substrate;
- forming damascene openings in the dielectric layer;
- depositing a barrier layer lining the damascene openings and on the interdielectric layer;
- depositing the Cu or Cu alloy on the barrier layer filling the opening; and CMP.
- 4. The method according to claim 1, comprising removing remaining particular iron oxide by rinsing, immersion or spraying with the dilute acid.
- 5. The method according to claim 1, comprising removing remaining particulate iron oxide with a dilute organic acid or a dilute inorganic acid.
- 6. The method according to claim 5, comprising removing dilute particulate iron oxide with a dilute solution of oxalic, acetic, malic, tartaric, hydrochloric, boric, or fluoroboric acid.
- 7. The method according to claim according to claim 1, wherein the particulate iron oxide has a particle size less than 5.mu.m.
- 8. The method according to claim 7, wherein the iron oxide has a particle size of about 0.1 .mu.m to about 3.mu.m.
- 9. A method of manufacturing a semiconductor device, the method comprising forming an interconnection pattern by:
- depositing a layer of copper (Cu) or a Cu alloy on a dielectric layer having an upper surface with an opening therein, the layer of Cu or Cu alloy filling the opening;
- chemical mechanical polishing (CMP) the deposited Cu or Cu alloy with a slurry containing about 1 wt. % to about 10 wt. % particulate iron oxide as an abrasive material such that the Cu or Cu alloy filling the opening is substantially flush with the upper surface of the dielectric layer; and
- removing remaining particulate iron oxide after CMP with a dilute acidic solution,
- wherein the slurry further comprises:
- about 0.5 wt. % to about 5 wt. % of ammonium tartrate,
- about 0.1 wt. % to about 0.3 wt. % of benzotriazole,
- about 1 wt. % to about 5 wt. % hydrogen peroxide; and
- about 89.7 wt. % to about 98.4 wt. % of water.
- 10. A method of manufacturing a semiconductor device, the method comprising forming an interconnection pattern by:
- depositing an interdielectric layer over a substrate;
- forming damascene openings in the interdielectric layer;
- depositing a barrier layer lining the damascene openings and on the interdielectric layer;
- depositing a seedlayer on the barrier layer;
- electroplating or electroless plating a layer of copper (Cu) or Cu alloy on the seedlayer filling the opening; and
- chemical mechanical polishing (CMP) the plated Cu or Cu alloy with a slurry containing particulate iron oxide as an abrasive material such that the Cu or Cu alloy filling the opening is substantially flush with the upper surface of the interdielectric layer; and
- removing remaining particulate iron oxide after CMP with a dilute acidic solution.
RELATED APPLICATION
This application contains subject matter similar to subject matter disclosed in copending application Ser. No. 09/199,352 filed on Nov. 25, 1998.
US Referenced Citations (13)