Claims
- 1. A semiconductor memory storage device comprising:a semiconductor substrate of a first conductivity type; a plurality of active circuit devices on the semiconductor substrate; a voltage regulator circuit; a power bus for carrying a regulated power supply voltage from the voltage regulator circuit to at least some of the plurality of active circuit devices; and a capacitor within the substrate, the capacitor including a dielectric sandwiched between a channel of a second conductivity type different than the first and a conductive layer, the channel formed in a region of the second conductivity type, the capacitor also including at least two heavily doped regions that are of the second conductivity type located at opposing termination ends of the conductive layer, and wherein the conductive layer is included in a first node to which a first electrical potential is applied, and the two heavily doped regions are included in a second node to which a substantially different second electrical potential is applied to provide filtering capacitance to the semiconductor device, wherein one of the first or second electrical potentials is the regulated power supply voltage.
- 2. The device of claim 1, wherein the first conductivity type is a P type and the second conductivity type is an N type.
- 3. The device of claim 1, wherein the conductive layer is a polysilicon layer.
- 4. The device of claim 1, wherein the capacitor has a capacitance in excess of 0.001 microfarad.
- 5. The device of claim 1, wherein the capacitor is a first capacitor, and further comprising a second capacitor having a conductive layer, and wherein the conductive layer of the first capacitor is common with the conductive layer of the second capacitor.
- 6. The device of claim 1, wherein the device is a dynamic random access memory (DRAM).
- 7. The device of claim 1, wherein the first electrical potential is the regulated power supply voltage, and the second electrical potential is a ground signal.
- 8. A semiconductor memory storage device comprising:a semiconductor substrate of a first conductivity type; a plurality of active circuit devices on the semiconductor substrate; a voltage regulator circuit; a power bus for carrying a regulated power supply voltage from the voltage regulator circuit to at least some of the plurality of active circuit devices; and a depletion mode capacitor including a channel of a second conductivity type different than the first, the channel formed in a region of the second conductivity type, a conductive layer, a dielectric sandwiched between the channel and the conductive layer, and at least two heavily doped regions that are of the second conductivity type and are located at opposing termination ends of the conductive layer, and wherein the conductive layer is included in a first node to which a first signal having a first electrical potential is applied, and the heavily doped regions included in a second node to which a second signal having a substantially different second electrical potential is applied to provide filtering capacitance to the semiconductor device, wherein one of the first or second electrical potentials is the regulated power supply voltage.
- 9. The device of claim 8, wherein the capacitor is a first capacitor and further comprising a second capacitor having a conductive layer and wherein the conductive layer of the first capacitor is common with the conductive layer of the second capacitor.
- 10. A semiconductor device comprising:a p-type semiconductor substrate; a plurality of active circuit devices fabricated on the substrate; a voltage regulator circuit; a regulated supply voltage bus and a reference voltage bus both located on the substrate in an area thereof unoccupied by any of the active circuit devices, the regulator supply voltage bus coupled to the voltage regulator circuit; and a decoupling capacitor fabricated on the substrate proximate the area of the supply voltage and reference voltage busses, the capacitor comprising: a poly layer operatively coupled to one of the regulated supply voltage and reference voltage busses; an n-channel; an oxide layer located between the poly layer and the n-channel; and two heavily doped n+ regions situated at opposing terminating ends of the poly layer, the heavily doped n+ regions being operatively coupled to the other of the regulated supply voltage and reference voltage busses.
- 11. A semiconductor device comprising:a substrate; a plurality of active circuit devices fabricated on the substrate in a periphery circuit area; a plurality of memory storage bit locations coupled to the active circuit devices; a voltage regulator circuit; a first voltage bus for conducting a regulated voltage from the voltage regulator circuit and a second voltage bus for conducting a second voltage different than the regulated voltage, both busses being located on the substrate in an area thereof unoccupied by any of the active circuit devices; and a decoupling capacitor fabricated on the substrate proximate the area of the busses, the capacitor comprising: a conductive layer operatively coupled to one of the first and second voltage busses; a channel having one of a p-type or an n-type conductivity; a dielectric layer located between the conductive layer and the channel; and two relatively heavily doped regions having the same type of conductivity as the channel and being situated at opposing terminating ends of the poly layer, the heavily doped regions being operatively coupled to the other of the first and second voltage busses.
- 12. The semiconductor device of claim 11 wherein the regulated voltage comprises a supply voltage and the second voltage comprises a reference voltage, wherein the heavily doped regions are operatively coupled to the first voltage bus and the conductive layer is operatively coupled to the second voltage bus.
- 13. The semiconductor device of claim 11 wherein the channel has n-type conductivity, wherein the heavily doped regions have n+ type conductivity.
- 14. A semiconductor memory storage device comprising:a substrate; a plurality of active circuit devices fabricated on the substrate; a voltage regulator circuit; a first voltage bus for conducting a regulated bus and a second voltage bus for conducting a second voltage different than the regulated voltage, both busses being located on the substrate in an area thereof unoccupied by any of the active circuit devices; and a depletion mode decoupling capacitor fabricated on the substrate proximate the area of the busses, the capacitor comprising: a conductive node operatively coupled to one of the regulated and second voltage busses; a conductive path having one of a p-type or an n-type conductivity; a dielectric for isolating the conductive node from the conductive path; and two relatively heavily doped regions having the same type of conductivity as the conductive path and being in contact with the conductive path at two opposing terminating ends of the conductive node, the region being operatively coupled to the other of the regulated and second voltage busses.
- 15. The semiconductor memory storage device of claim 13 wherein the conductive node comprises a conductive layer, wherein the conductive path comprises a channel, and wherein the dielectric comprises a dielectric layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of Ser. No. 08/916,184 filed Aug. 21, 1997, (now U.S. Pat. No. 6,124,625) which is a continuation of Ser. No. 08/655,286 filed May 15, 1996 now abandoned, which is a continuation of Ser. No. 08/341,320 filed Nov. 17, 1994 now abandoned which is a continuation of Ser. No. 08/100,631 filed Jul. 29, 1993 now abandoned, which is a continuation of Ser. No. 07/970,528 filed Nov. 2, 1992 (now U.S. Pat. No. 5,266,821), which is a continuation of Ser. No. 07/703,235 filed May 20, 1991 now abandoned, which is a CIP of Ser. No. 07/529,679 filed May 28, 1990 (Abandoned), which is a continuation of Ser. No. 07/200,673 filed May 31, 1988 now abandoned.
US Referenced Citations (31)
Foreign Referenced Citations (6)
| Number |
Date |
Country |
| 56-15065 |
Feb 1981 |
JP |
| 56-123800 |
Sep 1981 |
JP |
| 58-64048 |
Apr 1983 |
JP |
| 58-640048 |
Apr 1983 |
JP |
| 58-77251 |
May 1983 |
JP |
| 61-73367 |
Apr 1986 |
JP |
Non-Patent Literature Citations (4)
| Entry |
| IBM technical bulletin, vol. 31, No. 8 (Jan. 1989), pp. 381-382.* |
| “On-Chip Decoupling Capacitors for VLSI Gate Array and Master Image Products”, IBM Technical Bulletin vol. 31, No. 8 (Jan. 1989), pp. 381-382. |
| Riezman, Michael, “Wanlass's CMOS Circuit”, IEEE Spectrum, vol. 28, No. 5 (May 1991), p. 44. |
| Full English Translation of Matsumoto, Japan Kokai 61-73367 (Apr. 5, 1986), pp. 1-24. |
Continuations (7)
|
Number |
Date |
Country |
| Parent |
08/916184 |
Aug 1997 |
US |
| Child |
09/492932 |
|
US |
| Parent |
08/655286 |
May 1996 |
US |
| Child |
08/916184 |
|
US |
| Parent |
08/341320 |
Nov 1994 |
US |
| Child |
08/655286 |
|
US |
| Parent |
08/100631 |
Jul 1993 |
US |
| Child |
08/341320 |
|
US |
| Parent |
07/970528 |
Nov 1992 |
US |
| Child |
08/100631 |
|
US |
| Parent |
07/703235 |
May 1991 |
US |
| Child |
07/970528 |
|
US |
| Parent |
07/200673 |
May 1988 |
US |
| Child |
07/529679 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
07/529679 |
May 1990 |
US |
| Child |
07/703235 |
|
US |