The present invention relates to a circuit and a method to screen for defects in an addressable line in a non-volatile memory.
Non-volatile semiconductive memory cells are typically arranged in an array comprising of rows and columns. The rows and columns of memory cells are addressed by a plurality of addressable lines such as word lines, bitlines, source lines and drain lines. As used herein and in the claims, the term “addressable line” means any of the foregoing wherein a line accessing one or more memory cells electrically connected to the line can be addressed. Because the memory cells that are connected to an addressable line must be accessible or addressable during this operation, it is critical that after a memory device is manufactured that it be tested to ensure that there are no defects on an addressable line. Furthermore, in some particular memory cell arrays, such as that disclosed in U.S. Pat. No. 5,029,130, whose disclosure is incorporated herein by reference in its entirety, an addressable line such as a word line may require a high voltage to be supplied thereon to cause either an erase or a programming operation. In such event, even if the defect on the addressable line is not a total defect, i.e., an open circuit, a defect still exists if the required voltage is not high enough to perform the requisite operation.
Thus, there is a need to devise a method to screen the addressable line for defects.
In the present invention, a circuit to screen for defects in an addressable line in a non-volatile memory array comprises a current mirror circuit connected to the addressable line. The current mirror circuit has a plurality of mirroring stages. The current mirror circuit receives a control signal and mirrors the control signal to provide a current to the addressable line. The current on the addressable line is used to screen for defects.
The present invention is a circuit 30 for use to screen or to test defects in addressable lines in a non-volatile memory array 10. Referring to
Referring to
The current mirror circuit stage 1 comprises a first P-channel high voltage transistor 32. The first P-channel high voltage transistor 32 has a first terminal connected to a source of high voltage, HV, and a second terminal connected to the addressable line 20a . . . n. Current flows from the high voltage source HV through the first P-channel high voltage transistor 32 to the word line 20 and through the capacitor 34. The capacitor 34 is simply a schematic representation of the capacitance of the non-volatile memory cells connected to the word line 20.
The current flowing through this current mirror stage 1 is mirrored at current mirror stage 2. The current mirror stage 2 comprises a second P-channel high voltage transistor 36 whose first terminal is also connected to the high voltage source HV. The gate of the second P-channel high voltage transistor 36 is connected to the gate of the first P-channel high voltage transistor 32. In addition, the gate of the second P-channel high voltage transistor 36 is connected to the second terminal which is connected to the first terminal of a first N-channel high voltage transistor 38. The second terminal of the first N-channel high voltage transistor 38 is connected to ground, thereby forming the current path for the second stage current mirror 2.
The current flowing through the second stage current mirror 2 is also mirrored in the third current mirror stage 3. The third current mirror stage 3 comprises a first P-channel low voltage transistor 40 whose first terminal is connected to Vcc or low voltage. The second terminal of the first P-channel low voltage transistor 40 is connected to the first terminal of the second high voltage N-channel transistor 42 at its first terminal and to its gate. The gate of the second N-channel high voltage transistor 42 is connected to the gate of the first N-channel high voltage transistor 38. The second terminal of the second N-channel high voltage transistor 42 is connected to ground. The current flowing from Vcc to ground through the transistors 40 and 42 forms the third current mirror stage 3.
The current flowing through the third mirror stage 3 is mirrored at the fourth current mirror stage 4. The fourth current mirror stage 4 comprises a second P-channel low voltage transistor 44 whose first terminal is connected to Vcc and whose second terminal is connected to the gate of the transistor 44 and to the gate of the transistor 40. The current flowing through the transistor 44 is then connected to a node which is connected to two paths. In a first current path 4b, the current flows through a third P-channel low voltage transistor 46 with native or low threshold voltage, and then to ground. The second current path 4a from the node is supplied to a first N-channel low voltage transistor 48 whose first terminal is connected to the node and whose gate is connected to the gate of the third P-channel low voltage transistor 46. The second terminal of the first N-channel low voltage transistor 48 is connected to a second N-channel low voltage transistor 50 at its first terminal and to its gate. The second terminal of the second N-channel low voltage transistor 50 is connected to ground. The second N-channel low voltage transistor 50 having its gate connected to its first terminal is connected in a diode configuration. Preferably, the transistor 46 is of a weaker transistor than transistors 48 and 50. As is well known, based upon current law, current 4 that passes through transistor 44 is equal to the current flow 4a plus 4b.
Referring to
In a first method, the current mirror circuit 30 can be used to apply the voltage to one end 14 of each of the addressable lines 20. A probe is attached to the other end 16 of each of the addressable lines 20 and the voltage at the other end 16 is detected and that would be determinative of whether the addressable line 20 is good or is defective.
In a second method of the present invention, the voltage on the various addressable lines 20 is used to effectuate an operation to the memory cells 12 that are electrically connected to the addressable line 20. For example, as disclosed in U.S. Pat. No. 5,029,130, a high voltage is applied to the word line to cause an erase of the floating gate of the memory cells 12 attached to the word line 20. Thus, initially, all of the memory cells 12 that are connected to the addressable line 20 in question would be first programmed. Subsequently, the method of the present invention would be used to cause a high voltage to be supplied to the addressable line 20. If the memory cells 12 electrically connected to the addressable line 20 that is being tested fails to be erased, then that is indicative of a defect on the addressable line 20. The condition of whether the memory cell 12 is erased or not can be determined by reading out each of the memory cells 12 connected to the addressable line 20 which is undergoing testing.
Referring to
Referring to
The advantage of using the transistors 46, 48 and 50 connected in the manner shown in
Number | Name | Date | Kind |
---|---|---|---|
4636988 | Tran | Jan 1987 | A |
5029130 | Yeh | Jul 1991 | A |
5305261 | Furutani et al. | Apr 1994 | A |
5321655 | Iwahashi et al. | Jun 1994 | A |
6278642 | Lakhani et al. | Aug 2001 | B1 |
6434065 | Kobayashi et al. | Aug 2002 | B1 |
Number | Date | Country | |
---|---|---|---|
20050201152 A1 | Sep 2005 | US |