Claims
- 1. A memory device comprising:
a substrate; a plurality of memory cells, each of the memory cells including capacitor, and a transistor formed vertically from the substrate, the transistor including a first source/drain region, a body region, and a second source/drain region, the capacitor including a first capacitor plate integral with the second source/drain region, and a second capacitor plate separate from the first capacitor plate; a plurality of trenches dividing the memory cells into rows and columns, wherein the second capacitor plate of the capacitor of each of the memory cells is formed in the trenches; a plurality of word lines for accessing the memory cells; and a plurality of bit lines for exchanging data with the memory cells.
- 2. The memory device of claim 1, wherein the first source/drain region and the body region are epitaxial layers.
- 3. The memory device of claim 1, wherein the substrate is an unbonded substrate.
- 4. The memory device of claim 1, the word lines are formed in the trenches.
- 5. The memory device of claim 4, the bit lines are formed above the trenches.
- 6. The memory device of claim 7, the word lines are orthogonal to the bit lines.
- 7. The memory device of claim 1, wherein the word lines include a number of word line pairs, each of the word line pairs being located in one of the trenches parallel to the rows, each of the word line pairs including a first word line and a second word line, wherein the first word line is configured for accessing a portion of memory cells of a first row, and wherein the second word line is configured for accessing a portion of memory cells of a second row.
- 8. The memory device of claim 5, wherein each of the bit lines is coupled to the first source/drain region of each of the memory cells in one of the columns.
- 9. The memory device of claim 1, wherein the second plate of the capacitor is coupled to a potential node.
- 10. The memory device of claim 1, wherein the transistor includes single crystal semiconductor material.
- 11. The memory device of claim 1, wherein the second plate of the capacitor includes poly-silicon.
- 12. The memory device of claim 11, wherein the first source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness is about 0.1 micrometer.
- 13. The memory device of claim 12, wherein the body region has a body thickness measured in a direction outwardly from the substrate, wherein the body thickness is about 0.5 micrometer.
- 14. The memory device of claim 13, wherein the second source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness of the second source/drain region is about 3.5 micrometers.
- 15. The memory device of claim 14, wherein each of the memory cells has a surface area of 4F2, where F is a feature size of the each of the memory cells.
- 16. The memory device of claim 15, wherein each of the word lines has a width less than the feature size.
- 17. A memory device comprising:
a plurality of pillars, each of the pillars including a number of regions formed outwardly from a substrate, the regions including a first source/drain region, a body region, and a second source/drain region; a plurality of trenches dividing the pillars into columns and rows in which each of the columns includes a number of pillars and each of the rows includes a number of pillars, a plurality of word line pairs, each of the word line pairs being formed in one of the trenches parallel with the rows, each of the word line pairs including a first word line and a second word line, the first word line including gate portions, each of the gate portions being disposed across from the body region of each of the pillars in a first group of columns, the second word line including gate portions, each of the gate portions of the second word line disposed across from the body region of each of the pillars in a second group of columns; a plurality of bit lines, each of the bit lines coupled to the first source/drain region of each of the pillars in one of the columns; and a plurality of trench capacitors, each of the trench capacitors including a first capacitor plate and a second capacitor plate, the first capacitor plate being integral with the second source/drain region of one of the pillars, the second capacitor plate being separate from the first capacitor plate and surrounding at least a portion of the first capacitor plate.
- 18. The memory device of claim 18, wherein the second plate of each of the trench capacitors is coupled to the substrate.
- 19. The memory device of claim 18, wherein the pillars are epitaxial pillars.
- 20. The memory device of claim 18, wherein the pillars include single crystal semiconductor material.
- 21. The memory device of claim 18, wherein the second plate of each of the trench capacitors includes poly-silicon.
- 22. The memory device of claim 18, wherein the first source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness is about 0.1 micrometer.
- 23. The memory device of claim 18, wherein the body region has a body thickness measured in a direction outwardly from the substrate, wherein the body thickness is about 0.5 micrometer.
- 24. The memory device of claim 18, wherein the second source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness is about 3.5 micrometers.
- 25. A memory device comprising:
a plurality of memory cells, each of the memory cells including a capacitor, and a transistor formed vertically from the substrate, the transistor including a first source/drain region, a body region, and a second source/drain region, the capacitor including a first capacitor plate integral with the second source/drain region and a second capacitor plate separate from the first capacitor plate and surrounding the first plate; a plurality of trenches dividing the memory cells into rows and columns, each of the trenches including an insulation layer lining a portion of each of the trenches and formed between the first and second capacitor plates of the capacitor of each of the memory cells; a plurality of word line pairs to access the memory cells, each of the word line pairs being formed in one of the trenches; and a plurality of bit lines, each of the bit lines being coupled to memory cells in one of the columns.
- 26. The memory device of claim 25, wherein the first source/drain region and the body region are epitaxial layers.
- 27. The memory device of claim 26, wherein the first source/drain region is N+ semiconductor material.
- 28. The memory device of claim 25 further comprising a metal contact coupled the second capacitor plate of the capacitor of each of the memory cells to the substrate.
- 29. The memory device of claim 28 further comprising a pad layer formed on the first source/drain region of each of the memory cells.
- 30. The memory device of claim 29, wherein the pad layer includes silicon nitride.
- 31. The memory device of claim 30, wherein the transistor includes single crystal semiconductor material.
- 32. The memory device of claim 31, wherein the second plate of the capacitor includes poly-silicon.
- 33. The memory device of claim 32, wherein the first source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness is about 0.1 micrometer.
- 34. The memory device of claim 33, wherein the body region has a body thickness measured in a direction outwardly from the substrate, wherein the body thickness is about 0.5 micrometer.
- 35. The memory device of claim 34, wherein the second source/drain region has a thickness measured in a direction outwardly from the substrate, wherein the thickness of the second source/drain region is about 3.5 micrometers.
- 36. A system comprising:
a processor; and a memory device coupled to the processor, the memory device including:
a plurality of memory cells, each of the memory cells including a capacitor, and a transistor formed vertically from a substrate, the transistor including a first source/drain region, a body region, and a second source/drain region, the capacitor including a first capacitor plate integral with the second source/drain region and a second capacitor plate separate from the first capacitor plate; a plurality of trenches dividing the memory cells into rows and columns, wherein the second capacitor plate of each of the capacitors is formed in the trenches; a plurality of word lines configured for accessing the memory cells; and a plurality of bit lines configured for transferring data between the memory cells and the processor.
- 37. The system of claim 36, wherein the first source/drain region and the body region are epitaxial layers.
- 38. The system of claim 37, wherein the word lines include number of word line pairs, each of the word line pairs being located in one of the trench, each of the word line pairs including a first word line and a second word line, wherein the first word line is configured for accessing a portion of memory cells of a first row, and wherein the second word line is configured for accessing a portion of memory cells of a second row.
- 39. The system of claim 38, wherein each of the bit lines is coupled to the first source/drain region of each of the memory cells in one of the columns.
- 40. The system of claim 39, wherein the second plate of the capacitor of each of the memory cells is coupled to the substrate.
- 41. The system of claim 40, wherein the transistor of each of the memory cells includes single crystal semiconductor material.
- 42. The system of claim 41, wherein the second plate of the capacitor of each of the memory cells includes poly-silicon.
- 43. A method comprising:
accessing a plurality of memory cells in which each of the memory cells including a transistor formed vertically from the substrate, and a capacitor, the transistor including a first source/drain region, a body region, and a second source/drain region, the capacitor including a first capacitor plate integral with the second source/drain region, and a second capacitor plate formed in a trench, the trench surrounding at least a portion of the first source/drain region; and transferring data between the memory cells and a number of bit lines.
- 44. The method of claim 43, wherein accessing includes activating a number of signals on a number of word lines, wherein the word lines include a word line pair formed in the trench.
- 45. The method of claim 44, wherein transferring further includes transferring data between the bit lines and a processor.
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 09/551,027 filed Apr. 17, 2000 which is a divisional of U.S. application Ser. No. 08/939,742 filed Oct. 6, 1997, now issued as U.S. Pat. No. 6,066,869 on May 23, 2000. These applications are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08939742 |
Oct 1997 |
US |
Child |
09551027 |
Apr 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09551027 |
Apr 2000 |
US |
Child |
10879378 |
Jun 2004 |
US |