Breching, George E., et al. "Automatic Circuit Generation Process and Apparatus", Nov. 4, 1975, Defensive Publication, United States Patent and Trademark Office. |
Colton, W. F., et al., "Process for Making LSI Chips Having Both Rules Driven and Free Form Design", Sep. 2, 1975, Defensive Publication, United States Patent and Trademark Office. |
Johannsen, David Lawrence, "Silicon Compilation", 1981, Technical Report #4530, Department of Computer Science, California Institute of Technology, Pasadena, California. |
Ghosh et al., "TWTXBB: a low latency, high throughput multiplier architecture using a new p/spl rarr/2 compressor", ACM, Proceedings of the 7th International Conference on VLSI Design, 5 Jan. 1994, pp. 77-82. |
Mou et al., "`Overturned-stairs` adder trees and multiplier design", IEEE Transactions on Computers, vol. 41, No. 8, Aug. 1992, pp. 940-948. |
Paschalis et al., "Efficient modular design of TSC checkers for m-out-of-2m codes", IEEE, IEEE Transactions on Computers, vol. 37, No. 3, Mar. 1988, pp. 301-309. |
Fadavi-Ardekani, "M*N Booth encoded multiplier generator using optimized Wallace trees", IEEE Comput. Soc. Press, IEEE 1992 International Conference on Computer Design, 11 Oct. 1992, pp. 114-117. |
Oklobdzija et al., "Multiplier design utilizing improved column compression tree and optimized final adder in CMOS technology", IEEE, Proceedings of the 1993 International Symposium on VLSI Technology, Systems, and Application, 12 May 1993, pp. 209-212. |