Claims
- 1. A circuit device having a self-test function, comprising:
- (A) a first circuit subjected to a testing operation, said first circuit having a first group of input terminals including a reset signal input terminal and a first group of output terminals; and
- (B) a second circuit for testing the operation of said first circuit, having a second group of input terminals for receiving a signal output from an output terminal used for testing the operation of said first circuit and a reset signal to be supplied to the reset signal input terminal, and having a second group of output terminals, said second circuit being arranged to form and output an output signal according to the signal output from the output terminal used for testing the operation of said first circuit and the reset signal to be supplied to said reset signal input terminal of said first circuit.
- 2. A device according to claim 1, wherein said second circuit includes an Exclusive NOR Gate for receiving the signal output from the output terminal used for testing the operation of said first circuit and the reset signal to be supplied to said reset terminal of said first circuit.
- 3. A device according to claim 1, wherein said circuit device composed of the first circuit and the second circuit is composed of a Large Scale Integrated Circuit.
- 4. A device according to claim 1, wherein said first circuit is arranged to output a signal corresponding to a level of the signal to be supplied to said first group of input terminals to the output terminal used for testing the operation of the first circuit and to supply the same to said second circuit.
- 5. A device according to claim 4, wherein said second circuit is arranged to outputs, from said second group of output terminals, a signal corresponding to a level of the reset signal fed to said reset signal input terminal of said first circuit.
- 6. A device according to claim 1, wherein said first circuit is arranged to come into a reset state in the case where a low level reset signal is fed to said reset signal input terminal of said first circuit.
- 7. A device according to claim 6, wherein said second circuit is arranged to output the reset signal fed to said reset signal input terminal of said first circuit, from said second group of output terminals through two inverters connected in series.
- 8. A device according to claim 6, wherein said second circuit includes an Exclusive NOR Gate for receiving the signal output from the output terminal used for testing the operation of said first circuit and the reset signal to be supplied to said reset signal input terminal of said first circuit and two inverters connected in series for outputting a signal corresponding to a level of a signal output from said Exclusive NOR Gate.
- 9. A device according to claim 1, wherein said first circuit is arranged to come into a reset state in the case where a high level reset signal is input to said reset signal input terminal.
- 10. A device according to claim 9, wherein said second circuit is arranged to output a signal corresponding to a level of the reset signal fed to said reset signal input terminal of said first circuit from said second group of output terminals through a single inverter.
- 11. A device according to claim 9, wherein said second circuit includes an Exclusive NOR Gate for receiving the signal output from the output terminal used for testing the operation of said first circuit, and one inverter for outputting a signal corresponding to a level of signal output from said Exclusive NOR Gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-108908 |
Apr 1990 |
JPX |
|
Parent Case Info
This is a continuation application under 37 CFR 1.62 of prior application Ser. No. 681,125, filed Apr. 5, 1991, now abandoned.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
681125 |
Apr 1991 |
|