Claims
- 1. A circuit for verifying whether an unprogrammed antifuse in a semiconductor memory is leaky, comprising:a verification circuit; an outside transistor having a bottom terminal and a top terminal, said bottom terminal being connected to said verification circuit, said top terminal receiving a first voltage; a first terminal of said unprogrammed antifuse being connected to said verification circuit; and a programming circuit for providing a programming voltage, said programming circuitry being connected to a second terminal of said antifuse wherein said verification circuit comprises: a first transistor having a top terminal and a bottom terminal; said bottom terminal of the outside transistor being connected in series with said top terminal of the first transistor; a second transistor having a top terminal and a bottom terminal, said second transistor being connected in series with a third transistor having a bottom terminal and a top terminal; and said outside transistor in series with said first transistor being connected in parallel with said second transistor in series with said third transistor.
- 2. The circuit of claim 1, wherein said verification circuit further comprises: an inverter having an input and an output; andwherein said input of said inverter is connected to said bottom terminal of said first transistor and said bottom terminal of said third transistor.
- 3. The circuit of claim 2, wherein said antifuse is connected to said verification circuit at a node, said node being defined by the location which said inverter is connected to said bottom terminal of said first transistor and said bottom terminal of said third transistor.
- 4. The circuit of claim 3, wherein current is provided to said node, said current being sufficient to charge said node to said first voltage.
- 5. The circuit of claim 4, wherein voltage at said node is proportional to leakiness of said antifuse.
- 6. The circuit of claim 4, wherein said antifuse is identified as leaky if voltage at said node remains proximate said first voltage.
- 7. The circuit of claim 4, wherein current is provided to said node via said outside transistor and said third transistor.
- 8. The circuit of claim 1, wherein said third transistor is enabled with a fuse read signal.
- 9. The circuit of claim 1 wherein said outside transistor is placed into a conductive state by a control signal.
- 10. The circuit of claim 9, wherein said second transistor is turned off when said outside transistor is enabled into a conductive state.
- 11. The circuit of claim 1, wherein said top terminal of the second transistor is connected to said first voltage.
Parent Case Info
This is a continuation of application Ser. No. 09/274,932 filed Mar. 23, 1999, now U.S. Pat. No. 6,130,854 which was a continuation of application Ser. No. 08/891,669 filed Jul. 10,1997 now U.S. Pat. No. 6,055,173.
US Referenced Citations (6)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/274932 |
Mar 1999 |
US |
Child |
09/635965 |
|
US |
Parent |
08/891669 |
Jul 1997 |
US |
Child |
09/274932 |
|
US |