Claims
- 1. An antifuse structure including ESD protection comprising:
- a first antifuse structure including:
- a first electrode disposed over an insulating layer of an integrated circuit;
- an interlayer dielectric layer disposed over said first electrode;
- a first cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first electrode;
- a conductive material deposited within and filling said first cell opening so that said conductive material is in electrical contact with said first electrode;
- an antifuse material layer disposed over and in electrical contact with said conductive material;
- a second electrode disposed over and in electrical contact with said antifuse material layer; and
- a shorting structure including:
- a first ESD electrode in electrical contact with a semiconductor junction adapted to be biased so that said first ESD electrode is selectively in electrical contact or insulated from said first electrode of said first antifuse structure;
- said interlayer dielectric layer disposed over said first ESD electrode;
- a second cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first ESD electrode;
- a conductive material deposited within and at least partially filling said second cell opening so that said conductive material is in electrical contact with said first ESD electrode;
- a second ESD electrode disposed over and in electrical contact with said conductive material to form a permanent electrical path from said first ESD electrode to said second ESD electrode, said second ESD electrode in electrical contact with said second electrode.
- 2. An antifuse structure including ESD protection comprising:
- a first antifuse structure including:
- a first electrode disposed over an insulating layer of an integrated circuit;
- an antifuse material layer of a first thickness disposed over and in electrical contact with said first electrode;
- a second electrode disposed over and in electrical contact with said antifuse material layer; and
- a shorting structure including:
- a first ESD electrode in electrical contact with a semiconductor junction adapted to be biased so that said first ESD electrode is selectively in electrical contact or insulated from said first electrode of said first antifuse structure;
- an interlayer dielectric layer disposed over said first ESD electrode;
- a cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first ESD electrode;
- a conductive material deposited within and at least partially filling said cell opening so that said conductive material is in electrical contact with said first ESD electrode;
- said antifuse material layer deposited within and at least partially filling said cell opening so that said antifuse material layer is in electrical contact with said first ESD electrode;
- a second ESD electrode disposed over and in electrical contact with said conductive material to form a permanent electrical path from said first ESD electrode to said second ESD electrode, said second ESD electrode in electrical contact with said second electrode.
- 3. An antifuse structure including ESD protection comprising:
- a first antifuse structure including:
- a first electrode disposed over an insulating layer of an integrated circuit;
- an interlayer dielectric layer disposed over said first electrode and having a first cell opening of a first width penetrating entirely through said interlayer dielectric layer to provide access to said first electrode;
- an antifuse material layer of a first thickness disposed over and in electrical contact with said first electrode and in said first cell opening;
- a second electrode disposed over and in electrical contact with said antifuse material layer; and
- a shorting structure including:
- a first ESD electrode in electrical contact with a semiconductor junction adapted to be biased so that said first ESD electrode is selectively in electrical contact or insulated from said first electrode of said first antifuse structure;
- said interlayer dielectric layer disposed over said first ESD electrode;
- a second cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first ESD electrode;
- a conductive material deposited within and at least partially filling said second cell opening so that said conductive material is in electrical contact with said first ESD electrode;
- said antifuse material layer deposited within and at least partially filling said cell opening so that said antifuse material layer is in electrical contact with said first ESD electrode;
- a second ESD electrode disposed over and in electrical contact with said conductive material to form a permanent electrical path from said first ESD electrode to said second ESD electrode, said second ESD electrode in electrical contact with said second electrode.
- 4. An antifuse structure including ESD protection comprising:
- a first antifuse structure including:
- a first electrode disposed over an insulating layer of an integrated circuit;
- an interlayer dielectric layer disposed over said first electrode;
- a first cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first electrode;
- a conductive material deposited within and filling said first cell opening so that said conductive material is in electrical contact with said first electrode;
- an antifuse material layer of a first thickness disposed over and in electrical contact with said conductive material;
- a second electrode disposed over and in electrical contact with said antifuse material layer; and
- a shorting structure including:
- a first ESD electrode in electrical contact with a semiconductor junction adapted to be biased so that said first ESD electrode is selectively in electrical contact or insulated from said first electrode of said first antifuse structure;
- said interlayer dielectric layer disposed over said first ESD electrode;
- a second cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first ESD electrode;
- a conductive material deposited within and at least partially filling said second cell opening so that said conductive material is in electrical contact with said first ESD electrode;
- a second ESD electrode disposed over and in electrical contact with said conductive material to form a permanent electrical path from said first ESD electrode to said second ESD electrode, said second ESD electrode in electrical contact with said second electrode.
- 5. An antifuse structure including ESD protection comprising:
- a first antifuse structure including:
- a first electrode disposed over an insulating layer of an integrated circuit;
- an interlayer dielectric layer disposed over said first electrode;
- a first cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first electrode;
- a conductive material deposited within and filling said first cell opening so that said conductive material is in electrical contact with said first electrode;
- an antifuse material layer having a first minimum thickness within a first region defined by said first cell opening disposed over and in electrical contact with said conductive material;
- a second electrode disposed over and in electrical contact with said antifuse material layer; and
- a shorting structure including:
- a first ESD electrode in electrical contact with a semiconductor junction adapted to be biased so that said first ESD electrode is selectively in electrical contact or insulated from said first electrode of said first antifuse structure;
- said interlayer dielectric layer disposed over said first ESD electrode;
- a second cell opening in said interlayer dielectric layer penetrating entirely through said interlayer dielectric layer to provide access to said first ESD electrode;
- a conductive material deposited within and at least partially filling said second cell opening so that said conductive material is in electrical contact with said first ESD electrode;
- a second ESD electrode disposed over and in electrical contact with said conductive material to form a permanent electrical path from said first ESD electrode to said second ESD electrode, said second ESD electrode in electrical contact with said second electrode.
- 6. An antifuse structure including ESD protection comprising:
- an antifuse electrode disposed over an insulating layer of an integrated circuit;
- an ESD protection electrode disposed over said insulating layer in said integrated circuit;
- an interlayer dielectric layer disposed over said antifuse electrode and said ESD protection electrode, said interdielectric layer having a first aperture formed therein and penetrating entirely through said interlayer dielectric layer to said antifuse electrode, and a second aperture formed therein and penetrating entirely through said interlayer dielectric layer to said ESD protection device electrode;
- an antifuse material layer disposed in said first and second apertures and in electrical contact with said antifuse electrode and said ESD protection device electrode;
- an antifuse and ESD protection device electrode disposed over and in electrical contact with said antifuse material layer and said ESD protection device electrode.
CROSS-REFERENCE TO RELATED APPLICATION
This is a divisional of patent application Ser. No. 08/277,673, filed Jul. 19, 1994, now U.S. Pat. No. 5,519,248 which is a continuation of Ser. No. 08/087,942 filed Jul. 7, 1993, now U.S. Pat. No. 5,369,054 issued Nov. 29, 1994.
US Referenced Citations (90)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 387 887 |
Mar 1990 |
EPX |
0 414 361 |
Jul 1990 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
277673 |
Jul 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
87942 |
Jul 1993 |
|