Claims
- 1. A clock generator comprising a multiplying circuit for receiving a pulsed input clock signal and for generating and outputting a pulsed output clock signal having a frequency that is a multiple of the frequency of the input clock signal, wherein the multiplying circuit comprises a delay circuit for delaying a period or a phase of the output clock signal gradually and a counter for setting delay time of the delay circuit and controlling operation of the delay circuit, wherein a count value is set in the counter so that the delay time of the delay circuit has a minimum value when the clock generator is initiated.
- 2. The clock generator as claimed in claim 1, wherein the count value of the counter is updated to the minimum value, as a result of which the delay time of the delay circuit has the minimum value.
- 3. The clock generator as claimed in claim 2, wherein the counter comprises flip flop circuits.
- 4. A clock generator comprising:
- a multiplying circuit for receiving a pulsed input clock signal and for generating and outputting a pulsed output clock signal having a frequency that is a multiple of the frequency of the input clock signal, the multiplying circuit comprising:
- a first delay circuit for delaying a period or a phase of the output clock signal gradually; and
- a first counter for setting delay time of the first delay circuit and controlling operation of the first delay circuit,
- a phase locked circuit comprising:
- second delay circuit for receiving the output clock signal from the first delay circuit and for delaying the output clock signal by a delay time; and
- a second counter for setting and controlling the delay time of the second delay circuit, wherein the multiplying circuit further comprises a third counter having a count value set to a second value when an initial value of the third counter is a first value and a count value in the first counter is not changed during a predetermined time period, wherein the count value of the third counter is changed from the first value to the second value, the count value of the second counter is set so that the delay time of the second delay circuit is at least equal to the delay time of the first delay circuit.
- 5. The clock generator as claimed in claim 4, wherein each of the first counter and the second counter comprises flip flop circuits and the third counter comprises a one-bit flip flop circuit.
- 6. A clock generator comprising a multiplying circuit for receiving a pulsed input clock signal and for generating and outputting a pulsed output clock signal having a frequency that is a product of a multiplier and the frequency of the input clock signal, wherein operation of the multiplying circuit is initialized when the number of pulses of the output clock signal from the multiplying circuit during one period of the input clock signal is less than the multiplier.
- 7. A clock generator comprising a multiplying circuit for receiving a pulsed input clock signal and for generating and outputting a pulsed output clock signal having a frequency that is a multiple of the frequency of the input clock signal, wherein the multiplying circuit comprises a delay circuit for delaying a period or a phase of the output clock signal gradually and a counter for setting delay time of the delay circuit and controlling operation of the delay circuit, wherein a count value is set in the counter so that the delay time of the delay circuit has a minimum value when the clock generator receives an external reset signal.
- 8. The clock generator as claimed in claim 7, wherein the count value of the counter is updated to the minimum value, as a result of which the delay time of the delay circuit has the minimum value.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 9-134188 |
May 1997 |
JPX |
|
| 10-011847 |
Jan 1998 |
JPX |
|
Parent Case Info
This is a continuation-in-part of application Ser. No. 08/969,561, filed Nov. 13, 1997.
US Referenced Citations (4)
Foreign Referenced Citations (3)
| Number |
Date |
Country |
| 0762262 |
Mar 1997 |
EPX |
| 63-276922 |
Nov 1988 |
JPX |
| 119826 |
Jan 1989 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| Combes, Michael, et al. "A Portable Clock Multiplier Generator Using Digital CMOS Standard Cells." IEEE Journal of Solid-State Circuits 31.7 (1996): 958-965. |
| Efendovich, Avner, et al. "Multifrequency Zero-Jitter Delay-Locked Loop." IEEE Journal of Solid-State Circuits 1.29 (1994): 67-70. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
969561 |
Nov 1997 |
|