Claims
- 1. A semiconductor integrated circuit, comprising:a buffer circuit for outputting true and complementary signals, in response to an input signal; and a decoder circuit for decoding based upon an output of said buffer circuit; wherein said buffer circuit or both of said buffer circuit and said decoder circuit, respectively, comprise: a first load provided between one electric potential and a first node, wherein said first load charges said first node in response to a control signal; a second load provided between said one electric potential and a second node, wherein said second load charges said second node in response to said control signal; a first logic circuit provided between said first node and a third node, wherein said first logic circuit electrically connects said first node and the third node in response to either single or plural input signals; a reference field effect transistor including a source-drain path formed between said second node and said third node, and a gate which is connected to said first node; and a drive circuit provided between said third node and another electric potential, wherein said drive circuit drives said first logic circuit and said reference field effect transistor in response to said control signal; and further comprising: at least either one or both of: a second logic circuit which receives true and complementary signals from said buffer circuit and outputs either of said true or complementary signals to said decoder circuit, in response to a selection signal; and a dummy circuit for said second logic circuit which outputs a signal for activating said decoder circuit.
- 2. A semiconductor integrated circuit comprising:a buffer circuit for outputting true and complementary signals, in response to an input signal; and a decoder circuit for decoding based upon an output of said buffer circuit; wherein said buffer circuit or both of said buffer circuit and said decoder circuit, respectively, comprise: a first load provided between one electric potential and a first node, wherein said first load charges said first node in response to a control signal; a second load provided between said one electric potential and a second node, wherein said second load charges said second node in response to said control signal; a first logic circuit provided between said first node and a third node, wherein said first logic circuit electrically connects said first node and the third node in response to either single or plural input signals; a reference field effect transistor including a source-drain path formed between said second node and said third node, and a gate which is connected to said first node; and a drive circuit provided between said third node and another electric potential, wherein said drive circuit drives said first logic circuit and said reference field effect transistor in response to said control signal, further comprising: at least either one or both of: a second logic circuit which receives true and complementary signals from said buffer circuit and outputs either of said true or complementary signals to said decoder circuit, in response to a selection signal; and a redundancy decoder connected to an output of said second logic circuit which outputs a signal when said input signals indicate a particular code.
- 3. An electric circuit, comprising:a first load provided between said one electric potential and a second node, wherein said second load charges said second node in response to said control signal; a second load provided between said one electric potential and a second node, wherein said second load charges said second node in response to said control signal; a logic circuit provided between said first node and a third node, wherein said logic circuit electrically connects said first node and the third node, in response to either single or plural input signals; a reference field effect transistor including a source-drain path formed between said second node and said third node, and including a gate which is connected to said first node; a drive circuit provided between said third node and another electric potential, wherein said drive circuit drives said logic circuit and said reference field effect transistor in response to said control signal; and a plurality of selecting circuits which are respectively controlled by a selection signal so that they are in a selected state or in an unselected state, wherein each of the selecting circuits outputs a signal based upon an input signal in the selected state, and holds the output at said one electric potential or at said another electric potential in the unselected state, wherein said plurality of input signals of said logic circuit are outputs of said plurality of selecting circuits, and wherein each selecting circuit is comprised of two pairs of path transistor circuits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-249587 |
Sep 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/659,541, filed on Sep. 11, 2000; which is a divisional of application Ser. No. 08/934,781, filed on Sep. 22, 1997, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5291076 |
Bridges et al. |
Mar 1994 |
A |
5373203 |
Nicholes et al. |
Dec 1994 |
A |
5448527 |
Nambu et al. |
Sep 1995 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
8-307243 |
Nov 1996 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/659541 |
Sep 2000 |
US |
Child |
09/725450 |
|
US |