Claims
- 1. A logic gate circuit, comprising:a first load provided between one electric potential and a first node, which charges said first node, in response to a control signal; a second load provided between said one electric potential and a second node, which charges said second node, in response to said control signal; a logic circuit provided between said first node and a third node, which electrically connects said first node and the third node, in response to plural input signals; a reference field effect transistor having a source-drain path formed between said second node and said third node, and a gate of which is connected to said first node; and a drive circuit provided between said third node and another electric potential, which drives said logic circuit and said reference field effect transistor, in response to said control signal, wherein said drive circuit comprises an inverter circuit having an output connected to said third node.
- 2. A logic gate circuit according to claim 1, wherein said first load comprises:a first precharge field effect transistor having a source-drain path provided between said one electric potential and said first node, and having a gate to which said control signal is inputted; and a first pull-up field effect transistor having a source-drain path provided between said one electric potential and said first node, and having a gate which is connected to said second node; wherein said second load comprises: a second precharge field effect transistor having a source-drain path provided between said one electric potential and said second node, and having a gate to which said control signal is inputted; and a second pull-up field effect transistor having a source-drain path provided between said one electric potential and said second node, and having a gate which is connected to said first node.
- 3. A logic gate circuit according to claim 1, wherein said reference field effect transistor comprises a field effect transistor of MOS structure.
- 4. A logic gate circuit according to claim 1,wherein said input signal includes a first input signal and a second input signal; wherein said logic circuit comprises: a first field effect transistor having a gate to which said first input signal is inputted, and a second field effect transistor having a gate to which said second input signal is inputted, a drain which is connected to a drain of said first field effect transistor and a source which is connected to a source of said first field effect transistor.
- 5. A logic gate circuit according to claim 1, wherein said inverter circuit is comprised of a CMOS inverter.
- 6. A logic gate circuit according to claim 2, wherein said inverter circuit is comprised of a CMOS inverter.
- 7. A logic gate circuit according to claim 3, wherein said inverter circuit is comprised of a CMOS inverter.
- 8. A logic gate circuit according to claim 4, wherein said inverter circuit is comprised of a CMOS inverter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-249587 |
Sep 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 08/934,781, filed on Sep. 22, 1997 now abandoned, the entire closure of which is hereby incorporated by reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5291076 |
Bridges et al. |
Mar 1994 |
|
5373203 |
Nicholes et al. |
Dec 1994 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
8-307243 |
Nov 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
Weste et al., “Principle of CMOS VLSI Design: A Systems Perspective”, 1988, pp. 144-145. |