Clockless pulse width generation

Information

  • Patent Grant
  • 12028069
  • Patent Number
    12,028,069
  • Date Filed
    Wednesday, May 11, 2022
    2 years ago
  • Date Issued
    Tuesday, July 2, 2024
    6 months ago
  • Inventors
  • Original Assignees
    • Kratos SRE, Inc. (San Diego, CA, US)
  • Examiners
    • Zweizig; Jeffrey S
    Agents
    • Ballard Spahr LLP
Abstract
Technologies are provided for generation of programmable pulse signals using inverse chaotic maps, without reliance on a clocking signal. Some embodiments of the technologies include an apparatus that can receive a sequence of bits having a defined number of bits, where the sequence of bits represent a desired continuous pulse signal having a programmable width in time-domain. The apparatus can also can receive a precursor continuous pulse signal having an arbitrary width in time-domain that fits within the dynamic range of the apparatus. The apparatus can generate the desired continuous pulse signal by transforming the precursor continuous pulse signal using the sequence of bits and an inverse chaotic map.
Description
BACKGROUND

Clockless manipulation of continuous signals in the time-domain refers to operations that modify the signals without reliance on a clocking signal providing time reference. Although some conventional techniques for generation of pulses with programmable widths in the time-domain are available, these techniques rely on discretized time units such as a clock or ring oscillator with a counter component. In such techniques, a pulse rising edge can be generated and the ring oscillator can begin to produce a square waveform, where the counter tracks the periods of the ring oscillator and a pulse falling edge is generated after a finite number of periods is observed. Thus, this counter can only measure the oscillations in a discrete time step. In addition, the implementation of this type of clocked or ring oscillator technique requires fast switching, which, in turn, requires a substantial amount of source current. There are existing methods to augment the resolution of such clocked systems, however, pulse widths generated with these types of techniques are still discretized to integer multiples of some oscillator's period. Therefore, much remains to be improved in clockless generation of pulse signals having programmable widths in the time-domain.


SUMMARY

The technologies disclosed herein address, amongst other technical challenges, the issue of generation of pulse signals with defined or programmable widths without reliance on a clocking signal. Embodiments of the technologies disclosed herein provide programmable pulse generator (PPG) apparatuses and techniques that use continuous and clockless operations of inverse chaotic maps to produce target pulse signals having respective widths of a specified length. In one embodiment, the disclosure includes a method. The method including receiving a sequence of bits having a defined number of bits, the sequence of bits representing a target continuous pulse width of a signal having a first defined width in time-domain. The method also including receiving a precursor continuous pulse signal having a second defined width in time-domain. The method further including generating the target continuous pulse signal by transforming the precursor continuous pulse signal using the sequence of bits and an inverse chaotic map.


In another embodiment, the disclosure includes an apparatus. The apparatus including a component for receiving a sequence of bits having a defined number of bits, the sequence of bits representing a target continuous pulse signal having a first defined width in time-domain. The apparatus also including a component for receiving a precursor continuous pulse signal having a second defined width in the time-domain. The apparatus further including a component for generating the target continuous pulse signal by transforming the precursor continuous pulse signal using the sequence of bits and an inverse chaotic map.


In yet another embodiment, the disclosure includes an apparatus that includes processing circuitry configured to perform operations including receiving a sequence of bits having a defined number of bits, the sequence of bits representing a target continuous pulse width of a signal having a first defined width in time-domain. The operations also including receiving a precursor continuous pulse signal having a second defined width in time-domain. The operations further including generating the target continuous pulse signal by transforming the precursor continuous pulse signal using the sequence of bits and an inverse chaotic map.


Additional advantages will be set forth in part in the description which follows or may be learned by practice. The advantages will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

The annexed drawings are an integral part of the disclosure and are incorporated into the present specification. The drawings illustrate examples of embodiments of the disclosure and, in conjunction with the description and claims, serve to explain, at least in part, various principles, features, or aspects of the disclosure. Some embodiments of the disclosure are described more fully below with reference to the drawings. However, various aspects and elements of the disclosure can be implemented in many different forms and should not be construed as being limited to the implementations set forth herein. Like numbers refer to like, but not necessarily the same or identical, elements throughout. The accompanying drawings can be briefly characterized as follows.



FIG. 1 illustrates an example of an apparatus that generates a continuous pulse signal having a programmable pulse width in time domain, in accordance with one or more embodiments of this disclosure.



FIG. 2A illustrates an example of a pulse generator component, in accordance with one or more embodiments of this disclosure.



FIG. 2B illustrates another example of a pulse generator apparatus in accordance with one or more embodiments of this disclosure.



FIG. 3 illustrates an example of a component that implements an inverse chaotic map, in accordance with one or more embodiments of this disclosure.



FIG. 4 illustrates an example of circuitry that constitutes a component of an inverse chaotic map, in accordance with one or more embodiments of this disclosure.



FIG. 5A illustrates another example of circuitry that constitutes a component of an inverse chaotic map, in accordance with one or more embodiments of this disclosure.



FIG. 5B illustrates an example of time-dependent signals resulting from the circuitry shown in FIG. 5A, in accordance with one or more embodiments of this disclosure.



FIG. 6 illustrates an example of an apparatus that generates a pulse signal having a programmable pulse width in time domain, in accordance with one or more embodiments of this disclosure.



FIG. 7 illustrates an example of a method for generating a continuous pulse signal having a programmable pulse width in time domain, in accordance with one or more embodiments of this disclosure.





DETAILED DESCRIPTION

The disclosure recognizes and addresses, amongst other technical challenges, the issue of generation of pulse signals with defined or programmable widths without reliance on a clocking signal. Embodiments of the technologies disclosed herein provide programmable pulse generator (PPG) apparatuses and techniques that use continuous and clockless operations of inverse chaotic maps to produce target pulse signals having respective widths of a specified length. In sharp contrast to conventional technologies, the PPG apparatuses disclosed herein can control and output a logic signal or pulse of a specific width without the use of a clocking signal. The specific width can be defined externally, by a user, for example. The disclosed PPG apparatuses and techniques permit iteratively transforming a duration of a continuous logic signal by means of real-time pulse operations, resulting in a target pulse signal of a desired width in the time domain. The desired width can be specified with a particular resolution. Because the disclosed PPG apparatuses and techniques do not utilize clocking signals, the disclosed technologies are noise resilient and the precision of generated target pulse widths is not discretized to a period of an oscillator.


As is described in greater details below, the disclosed PPG apparatuses and techniques utilize a relationship between modular functions and chaotic maps. A digital sequence of 1s and 0s is used to shape a precursor pulse signal to have a desired width w. The precursor pulse signal has a defined width that is iteratively transformed using an inverse chaotic map, where an input binary sequence determines which branch of the inverse chaotic map is active. The number of bits contained in the digital sequence permit a counter component to determine when the target pulse has the desired width w.


Embodiments of the disclosed technologies can be implemented in fully-electronic assemblies, including transistors; CMOS logic gates; field programmable gate-arrays (FPGAs); application-specific integrated circuits (ASICs); a combination of the foregoing; or similar. Assemblies that include FPGAs are highly practical platform for implementing the principles of this disclosure because, amongst other things, FPGAs are reconfigurable and can be implemented/updated using software only.


Other embodiments of the technologies can be implemented in numerous physical systems, such as optical systems, opto-electronic systems, or acoustic systems, where the logic signals can be present in either a physical medium (electromagnetic waves, pressure waves, etc.) or in the electronic elements used to measure such signals. Yet other embodiments of the disclosed technologies can be implemented in hybrid systems that combine electronic logic elements with other physical representations.


With reference to the drawings, FIG. 1 illustrates an example of a programmable pulse generator (PPG) apparatus 100 that generates a continuous pulse signal having a programmable pulse width in time-domain, in accordance with one or more embodiments of this disclosure. The PPG apparatus 100 can utilize continuous and clockless operations of inverse chaotic maps to produce pulse widths having a configurable length in the time-domain. As such, the PPG apparatus 100 can control and output a continuous logic signal or pulse of defined width in the time-domain without reliance on a clock device or clock signal. The defined width can be configured to have a desired magnitude, with a defined resolution.


To that end, the PPG apparatus 100 includes a pulse generator component 120 that can receive a precursor continuous pulse signal 115 (referred to as precursor pulse 115) having an initial width w0 in time-domain. Here, w0 can be expressed as a real number in units of time. The pulse generator component 120 can iteratively transform the initial width w0 by performing real-time pulse operations. Such an iterative transformation can result in a target pulse signal 125 having a resulting width w. Here, w can be expressed as a real number in units of time. The resulting width w can be defined (or programmed), with a defined resolution, prior to iteratively operating on the precursor pulse 115. In some embodiments, the precursor pulse 115 represents a logic signal of duration w0 and the target pulse 125 represents another logic signal of duration w.


It is noted that the initial width w0 and the resulting width w need not satisfy any particular mutual relationship. The initial width w0 serves to define, in part, the precursor pulse 115 to be iterative transformed to generate the target pulse 125.


The real-time pulse operations can be the output of an inverse chaotic map. The inverse chaotic map is a multi-valued function that operates on pulse widths. Thus, the pulse generator component 120 utilizes a binary input to determine such an output. Accordingly, the PPG apparatus 100 can include a sequence generator component 110 that produces a binary sequence shaving a defined number L of bits: s=[b1, b2, . . . bL]. Here, bk (k=1, 2, . . . L) represents the k-th bit value (1 or 0) in the binary sequence s. The defined number L determines the number of transformation iterations applied to the precursor pulse 115. As such, the sequence of bits s is an a priori representation of the target pulse 125, where a resolution of the width w is determined by the defined number L. Greater L results in greater number of iterations and, thus, a higher-resolution of the width w of the target pulse 125. The defined number L can be referred to as the bit depth or resolution of the pulse-width transformation process performed by the PPG apparatus 100.


The PPG apparatus 100 can be implemented to operate in any physical system (e.g., a non-simulated process). The precursor pulse 115 can be embodied in a wave propagating in a physical medium. The wave can be, for example, an electromagnetic wave or a pressure wave. The physical medium can in turn be a solid or a fluid that permits the propagation of such a wave. In some configurations, the precursor pulse 115 can be vacuum. The binary sequence s also can be embodied in, for example, a pulse train propagating in the physical medium. The pulse generator component 120 can include components that can receive the precursor pulse 115 and the binary sequence s, and can generate the target pulse 125 by implementing an inverse chaotic maps, in accordance with aspects described herein. In some embodiments, the target pulse 125 can be embodied in a wave that also can propagate in the physical medium. In other embodiments, the target pulse 125 can be embodied in an electronic signal propagating in solid-state circuitry.


Simply for the sake of illustration, an inverse chaotic map M−1(⋅) that can be implemented by pulse generator component 120 is defined as following equation:








M

-
1


(
w
)

=

{






w
m

,


for


s

=
0









w
m

+
c

,


for


s

=
1





.







The argument of M−1 is the width of a continuous pulse signal. In Eq. (1), for c=0.5, M−1 is the inverse of a Bernoulli shift map, where s is the reverse bit stream of map's symbolic dynamics and m is slope of the chaotic map. For instance, for an inverse Bernoulli shift map with slope m=2, and a desired pulse width of approximately 0.7495 (arbitrary units), the sequence generator component can configure L to be equal to 10 and can further configure the binary sequence s to be s=[1 1 1 1 1 1 1 1 0 1]. The pulse generator component 120 can then process the precursor pulse 115 by iterating wk+1=M−1(wk) ten times from an arbitrary initial value 0<w0<1 of the precursor pulse 115. For each iteration of M−1, the bit values bk in s are used in sequential order to select the appropriate branch of from the piecewise M−1.


The PPG apparatus 100 can implement other inverse chaotic maps besides that defined in Eq. (1) and can be implemented by the PPG apparatus 100. An example of those other maps includes is an inverse chaotic tent having a first branch of values and a second branch of values—e.g., an inverse chaotic tent map or an inverse chaotic shift map. The binary sequences determines one of the first branch or the second branch to be applied to input signal. Further, in some embodiments, the PPG apparatus 100 also can implement continuous chaotic maps instead of a multi-valued (i.e., piece-wise) one-dimensional chaotic map.


To implement the iterative transformation of the precursor pulse 115 via an inverse chaotic map (regardless of its form), the pulse generator component 120 can include an inverse chaotic map component 220 and a time delay component 240, as is shown in FIG. 2A.


The inverse chaotic map component 220 can receive the binary sequence s and can iteratively transform the precursor pulse 115 by sequentially processing each bit in the sequence of bits s and a respective prior output signal from the inverse chaotic map component 220. In such processing, the time delay component 240 can delay, by an amount of time τ (that is larger than the iterated pulse widths), an output signal of the inverse chaotic map 220 for a particular bit (e.g., bk) in the binary sequence s. The time delay component 240 can direct the delayed output signal to an ingestion component 210, to serve as an input signal in a next transformation iteration. Thus, the ingestion component 210 can supply the delayed output signal to the inverse chaotic map component 220 for processing of a next bit (e.g., bk+1) in the binary sequence s. As is illustrated in FIG. 2B, in one configuration, the ingestion component 210 can be embodied in an OR gate 250. The delayed output signal from the time delay component 240 is received in an input terminal of the OR gate 250. An output terminal of the OR gate 250 supplies the delayed output signal to inverse chaotic map component 220, as a transformed input signal.


With further reference to FIG. 2A, the pulse generator component 120 also can include a counter component 230 that can update a counter identifying a number of rising (or falling) edges of output signals from the inverse chaotic map component 220. The counter component 230 can output the target pulse 125 in response to the counter having a value that is equal to L.



FIG. 3 is a schematic block diagram of an example of the inverse chaotic map component 220, in accordance with one or more embodiments of this disclosure. For an inverse chaotic map M−1, each transformation iteration wk+1=M−1(wk) of a prior transformation iteration wk can be determined as an inverse stretching function g−1(⋅) applied to the output of an inverse folding function ƒ−1(⋅) (or vice versa) having as an argument wk and bk+1. Namely, wk+1=M−1(wk)=9−1−1(wk, bk+1)). In one embodiment,








f

-
1


(


w
k

,

b

k
+
1



)

=

{





w
k

,


for



b

k
+
1



=
0









w
k

+
Δ

,


for



b

k
+
1



=
1











and g−1(wk)=wk/2.


As is illustrated, the inverse chaotic map component 220 can include an inverse folding component 310 that can apply an inverse folding function to an input signal. The inverse chaotic map component 220 also can include an inverse stretching component 320 that applies an inverse stretching function to an output signal from the inverse folding component 310.


In some configurations, the inverse chaotic map component 220 can be embodied in, or can include, a field programmable gate array (FPGA) or an application-specific integrated circuit (ASIC), or a combination of both. As such, the inverse folding component 310 (FIG. 3) can be embodied in, or can include, digital circuitry 400 that can apply an inverse folding function to an input signal. FIG. 4 illustrates a schematic block diagram of an example of such circuitry. The digital circuitry 400 includes an AND gate 410 that receives first input signal 404. The AND gate 410 also receives the sequence of bits s. The first input signal 404 can be embodied in, for example, a continuous pulse signal having a width w. In one example configuration, the first input signal 404 corresponds to the precursor pulse 115 (e.g., a square pulse of width w0). The digital circuitry also includes an SR-latch 430 coupled to output of the AND gate 410. The SR-latch 430 receives a second input signal 408 that corresponds to the first input signal 404 delayed by a defined amount of time A. A delay component 420 can delay the first input signal by A. Further, the digital circuitry also includes an OR gate 450 coupled to first output 454 of the SR-latch 430. In addition to receiving output signal 454 from the SR-latch 430, the OR gate 450 can receive the second input signal 408. Output of the OR gate 450 corresponds to a signal (e.g., a continuous pulse signal) having a width that is equal to inverse folding function ƒ−1(⋅) evaluated at w and s.


Further, continuing with reference to a configuration in which the inverse chaotic map component 220 can be embodied in, or can include, an FPGA or an ASIC, or a combination of both, the inverse stretching component 320 (FIG. 3) can be embodied in, or can include, digital circuitry 500 as is illustrated in FIG. 5A. The digital circuitry 500 includes a network of logic gates and can apply an inverse stretching function to an output signal 510 from the digital circuitry 400 (FIG. 4). For the sake of illustration, the output signal 510 is depicted as a square pulse 510 in time-domain having a defined amplitude and a width w. Results of the operations of the analog circuitry 160 are described and illustrated with reference to FIG. 5B. In the example arrangement shown in FIG. 5A, the digital circuitry 500 includes first integrator circuitry and second integrator circuitry. The first integrator circuitry can integrate the output signal 510 and can yield a time-dependent output signal 520 having a first defined slope, as is illustrated in FIG. 5B.


The second integrator circuitry also can integrate the output signal 510 from the digital circuitry 400 and can yield a time-dependent output signal 530 having a second defined slope, as is illustrated in FIG. 5B. The first defined slope of the first integrator circuitry can be a multiple of the second defined slope.


The second integrator circuitry, however, can integrate the output signal 510 for a defined time interval. Upon the defined time interval elapses, a sample-and-hold (S&H) component (FIG. 5A) can maintain output voltage of the second integrator circuitry constant. The S&H component can maintain the output voltage on a falling edge of the precursor pulse. As is shown in FIG. 5B, In instances in which the output signal is the square pulse 510, the defined time interval can correspond to the width w. FIG. 5B illustrates an example output signal 530 from the second integrator circuitry.


Continuing with such an example arrangement shown in FIG. 5A, the digital circuitry 500 also can include comparator circuitry to determine when the output signal 520 of the first integrator circuitry is less than the output signal 530 of the second integrator circuitry. As a result, in instances in which the output signal is the square pulse 510 (FIG. 5A), the comparator circuitry can output a pulse signal having a defined width w′ corresponding to a ratio between the second defined slope and the first defined slope. FIG. 5B illustrates an example of output from the comparator circuitry for a ration equal to ½.


Although the pulse generator component 120 (FIG. 2) relies on a delay feedback loop to permit the iterative transformation of the precursor pulse 115, the disclosure is not so limited. In some embodiments, as is illustrated in FIG. 6, the pulse generation 120 can include L inverse chaotic components 220(1), 220(2), . . . 220(L) arranged in series. In such an embodiment, output signal from a first inverse chaotic component 220(k) is supplied to a second inverse chaotic component 220(k+1); here, 1≤k<L Each inverse chaotic component 220 receives a bit from the binary sequence s in order to transform an input width according to a particular inverse chaotic map M−1.


In some embodiments, rather than relying entirely on a single inverse chaotic map component 220 and a delay feedback look (see FIG. 2) or on a series of inverse chaotic map components 220, the pulse generator component 120 can include a combination of both multiple inverse chaotic map components and one or several delay feedback loops.



FIG. 7 illustrates one example of the techniques that emerge from the principles of this disclosure. While the exemplified methods are presented and described as a series of acts or operations that are performed in a sequence, the disclosure is not limited in that respect. Indeed, any one of the methods disclosed herein is not limited by the order (explicit or implied) of a specific sequence of acts or operations. For example, some acts or operations can occur in a different order than what is illustrated herein. In addition, an act or operation can occur concurrently with another act or operation. Further, in some instances, not all acts or operations may be required to implement a method or group of methods disclosed herein. In some embodiments, the acts or operations disclosed in connection with any of the methods in accordance with this disclosure may be machine-accessible instructions (e.g., machine-readable and/or machine-executable instructions) that can be executed or otherwise implemented by one or many processing devices and/or can be stored on a machine-readable storage medium, storage media, or storage circuitry. The processing devices including processing circuitry. In some configurations, the processing circuitry can include, or can be functionally coupled to storage circuitry.


Specifically, FIG. 7 is a flowchart of an example of a method 700 for generating a continuous pulse signal having a target width in time domain, in accordance with one or more embodiments of this disclosure. Such a target width can be specified prior to generating the target pulse signal. The example method 700 can be performed by an apparatus including multiple components assembled to generate the continuous pulse signal. The apparatus can include processing circuitry and storage circuitry in accordance with aspects of this disclosure. In some instances, the apparatus can be embodied in the PPG apparatus 100 (FIG. 1).


At block 710, the apparatus can receive a sequence of bits having a defined number of bits. The sequence of bits represents a target pulse signal having a first defined width in time domain. The target continuous pulse signal is represented with a precision determined by the defined number of bits. In one example, with reference to FIG. 1, the sequence of bits can be the sequence s and the first defined width can be the width WL.


At block 720, the apparatus can receive a precursor continuous pulse signal having a second defined width in time domain. The second defined width can be less than the first defined width. At block 730, the apparatus can generate the target continuous pulse signal using at least the sequence of bits and the precursor continuous pulse signal. The generating can include transforming that precursor continuous pulse signal by a component that implements an inverse chaotic map or several iterations of an inverse chaotic map. Transforming the precursor continuous pulse signal includes, in some embodiments, iteratively processing, by the component, by means of a delay component, each bit in the sequence of bits and a respective prior output signal from the component that implements the inverse chaotic map. Such a component includes, in some embodiments, first circuitry that applies an inverse folding function to an input signal, and second circuitry that applies an inverse stretching function to an output signal from the first circuitry.


At block 740, a counter component included in the apparatus can output the target continuous signal after counting a defined number of pulse widths equal to the defined number of bits. The counter component can count a defined pulse width based on detecting rising edges and/or falling edges of a pulse signal.


As used in this application, the terms “environment,” “system,” “engine,” “module,” “component,” “architecture,” “interface,” “unit,” and the like are intended to encompass an entity that includes either hardware, software, or a combination of hardware and software. Such an entity can be embodied in, or can include, for example, a signal processing device. In another example, the entity can be embodied in, or can include, an apparatus with a defined functionality provided by optical parts, mechanical parts, and/or electronic circuitry. The terms “environment,” “system,” “engine,” “module,” “component,” “architecture,” “interface,” and “unit” can be utilized interchangeably and can be generically referred to functional elements.


A component can be localized on one processing device or distributed between two or more processing devices. Components can communicate via local and/or remote architectures in accordance, for example, with a signal (either analogic or digital) having one or more data packets (e.g., data from one component interacting with another component in a local processing device, distributed processing devices, and/or across a network with other systems via the signal).


As yet another example, a component can be embodied in or can include an apparatus with a defined functionality provided by mechanical parts operated by electric or electronic circuitry that is controlled by a software application or firmware application executed by a processing device. Such a processing device can be internal or external to the apparatus and can execute at least part of the software or firmware application. Still in another example, a component can be embodied in or can include an apparatus that provides defined functionality through electronic components without mechanical parts. The electronic components can include signal processing devices to execute software or firmware that permits or otherwise facilitates, at least in part, the functionality of the electronic components. For the sake of illustration, an example of such processing device(s) includes an integrated circuit (IC), an application-specific integrated circuit (ASIC), a digital signal processor (DSP), a field programmable gate array (FPGA), a programmable logic controller (PLC), a complex programmable logic device (CPLD), a discrete gate or transistor logic, discrete hardware components, or any combination thereof designed or otherwise configured (e.g., manufactured) to perform the functions described herein.


In some embodiments, components can communicate via local and/or remote processes in accordance, for example, with a signal (either analog or digital) having one or more data packets (e.g., data from one component interacting with another component in a local system, distributed system, and/or across a network such as a wide area network with other systems via the signal). In addition, or in other embodiments, components can communicate or otherwise be coupled via thermal, mechanical, electrical, and/or electromechanical coupling mechanisms (such as conduits, connectors, combinations thereof, or the like). An interface can include input/output (I/O) components as well as associated processors, applications, and/or other programming components.


Conditional language, such as, among others, “can,” “could,” “might,” or “may,” unless specifically stated otherwise, or otherwise understood within the context as used, is generally intended to convey that certain implementations could include, while other implementations do not include, certain features, elements, and/or operations. Thus, such conditional language generally is not intended to imply that features, elements, and/or operations are in any way required for one or more implementations or that one or more implementations necessarily include logic for deciding, with or without user input or prompting, whether these features, elements, and/or operations are included or are to be performed in any particular implementation.


The flowchart and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of examples of systems, methods, and computer program products according to various embodiments of the present disclosure. In this regard, each block in the flowchart or block diagrams may represent a module, segment, or portion of instructions, which includes one or more machine- or computer-executable instructions for implementing the specified operations. It is noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based devices that perform the specified functions or operations or carry out combinations of special purpose hardware and computer instructions.


What has been described herein in the present specification and annexed drawings includes examples of systems, apparatuses, devices, and techniques that, individually and in combination, permit generating programmable pulse signals using inverse chaotic maps, without reliance on a clocking signal. It is, of course, not possible to describe every conceivable combination of components and/or methods for purposes of describing the various elements of the disclosure, but it can be recognized that many further combinations and permutations of the disclosed elements are possible. Accordingly, it may be apparent that various modifications can be made to the disclosure without departing from the scope or spirit thereof. In addition, or as an alternative, other embodiments of the disclosure may be apparent from consideration of the specification and annexed drawings, and practice of the disclosure as presented herein. It is intended that the examples put forth in the specification and annexed drawings be considered, in all respects, as illustrative and not limiting. Although specific terms are employed herein, they are used in a generic and descriptive sense only and not for purposes of limitation.

Claims
  • 1. A method comprising: receiving a first pulse, wherein a voltage of the first pulse is constant for a first duration;generating, based on a first combination of a rising edge of a first indication and a rising edge of the first pulse, a rising edge of a second pulse; andgenerating, based on a second combination of a falling edge of the first pulse and a predetermined delay, a falling edge of the second pulse, wherein the second pulse comprises the voltage that is constant for a second duration, wherein the second duration is based on a latch and the predetermined delay, wherein the predetermined delay is based on a time delay.
  • 2. The method of claim 1, wherein the first indication is a first bit.
  • 3. The method of claim 1, wherein the first indication is based on a sequence of bits.
  • 4. The method of claim 1, further comprising: generating, based on a falling edge of the second pulse, a rising edge of a third pulse; andgenerating, based on a first integration of the second pulse and a second integration of the second pulse, a falling edge of the third pulse.
  • 5. The method of claim 4, wherein the first integration is based on a first integrator circuit and the second integration is based on a second integrator circuit.
  • 6. The method of claim 4, wherein the generation of the falling edge of the third pulse comprises: holding a peak voltage of the second integration; andcomparing the peak voltage of the second integration with a voltage of the first integration.
  • 7. The method of claim 6, wherein the voltage of the first integration comprises a negative slope.
  • 8. The method of claim 6, wherein the generation of the falling edge of the third pulse occurs when the peak voltage of the second integration is equal to the voltage of the first integration.
  • 9. The method of claim 1, wherein the first duration is based on the latch.
  • 10. The method of claim 1, wherein the rising edge of the first pulse is generated based on a falling edge of a third pulse, and wherein the falling edge of the first pulse is generated based on a first integration of the third pulse and a second integration of the third pulse.
  • 11. The method of claim 10, wherein the third pulse comprises the voltage that is constant for a third duration.
  • 12. An apparatus comprising: first circuitry comprising: a first gate configured to generate, based on a first bit and a first pulse, a first output;a time delay configured to generate, based on the first pulse, a second output; anda latch configured to generate, based on the first output and the second output, a third output, wherein the third output is set according to the first output and reset according to the second output; andsecond circuitry configured to: generate, based on the third output and the second output, a fourth output;generate, based on the third output being set, a rising edge of the fourth output; andgenerate, based on a falling edge of the second output, a falling edge of the fourth output.
  • 13. The apparatus of claim 12, further comprising: third circuitry comprising: a first operational integrator having a first time constant configured to generate, based on the fourth output, a first integration;a second operational integrator having a second time constant configured to generate, based on the fourth output, a second integration;a comparator configured to generate, based on an intersection of a peak of the first integration and a voltage of the second integration, a fifth output; anda second gate configured to: generate, based on the falling edge of the fourth output, a rising edge of a second pulse, andgenerate, based on the intersection, a falling edge of the second pulse.
  • 14. An apparatus comprising: first circuitry comprising: a first operational integrator having a first time constant configured to generate, based on a first pulse, a first integration;a second operational integrator having a second time constant configured to generate, based on the first pulse, a second integration;a comparator configured to generate, based on an intersection of a peak of the first integration and a voltage of the second integration, a first output; anda first gate configured to: generate, based on a falling edge of the first pulse, a rising edge of a second pulse; andgenerate, based on the intersection, a falling edge of the second pulse.
  • 15. The apparatus of claim 14, further comprising: second circuitry comprising: a second gate configured to generate, based on a first bit and the first output, a second output;a time delay configured to generate, based on the first output, a third output; anda latch configured to generate, based on the second output and the third output, a fourth output, wherein the fourth output is set according to the second output and reset according to the third output; andthird circuitry configured to: generate, based on the fourth output and the third output, a fifth output;generate, based on the fourth output being set, a rising edge of the fifth output; andgenerate, based on a falling edge of the third output, a falling edge of the fifth output.
CROSS-REFERENCE TO RELATED APPLICATION

This application is a continuation of prior Application Ser. No. 16/972,921, filed Dec. 7, 2020, which is a national stage filing under 35 U.S.C. § 371 of International Application No. PCT/US2019/036371, filed on Jun. 10, 2019, which claims the benefit of U.S. Provisional Patent Application No. 62/682,699, filed Jun. 8, 2018, the content of which is hereby expressly incorporated by reference herein in its entirety entireties.

US Referenced Citations (54)
Number Name Date Kind
3614626 Dillard Oct 1971 A
4318183 Byington et al. Mar 1982 A
4321547 Pickard et al. Mar 1982 A
4551816 Hyatt Nov 1985 A
4581715 Hyatt Apr 1986 A
4698635 Hilton Oct 1987 A
4944036 Hyatt Jul 1990 A
5426433 Gertel Jun 1995 A
5517155 Yamauchi et al. May 1996 A
5774084 Brombaugh et al. Jun 1998 A
5805094 Roach et al. Sep 1998 A
6072340 Deisch Jun 2000 A
6091354 Beckner Jul 2000 A
6177904 Coenen Jan 2001 B1
6504427 Midya et al. Jan 2003 B2
6507177 Flock et al. Jan 2003 B2
7151483 Dizaji Dec 2006 B2
7457291 Lee et al. Nov 2008 B2
7613212 Raz et al. Nov 2009 B1
7656341 Reeves Feb 2010 B2
7782017 Hack et al. Aug 2010 B2
7844796 Vorbach et al. Nov 2010 B2
8174293 Yoshihara et al. May 2012 B2
8325076 Yousif et al. Dec 2012 B2
9130548 Ishii Sep 2015 B2
9252809 Hirth Feb 2016 B2
10218343 Tomar et al. Feb 2019 B1
10656244 Turbiner May 2020 B2
20020080889 Dress, Jr. et al. Jun 2002 A1
20020176574 Sherman et al. Nov 2002 A1
20020191690 Pendergrass et al. Dec 2002 A1
20040177310 Mohan et al. Sep 2004 A1
20050036479 Lee et al. Feb 2005 A1
20050078021 Cohen et al. Apr 2005 A1
20050206544 Schallmoser Sep 2005 A1
20060088081 Withington et al. Apr 2006 A1
20070040608 Magrath et al. Feb 2007 A1
20070110125 Fujita et al. May 2007 A1
20070291833 Shimanskiy Dec 2007 A1
20090135053 Negoro May 2009 A1
20100164806 Pillai Jul 2010 A1
20100244958 Tsuji et al. Sep 2010 A1
20120068781 Pfaffinger Mar 2012 A1
20120146842 Kang Jun 2012 A1
20120268105 Mann et al. Oct 2012 A1
20120326760 Kesselring et al. Dec 2012 A1
20130015992 Horio et al. Jan 2013 A1
20130057423 Kurchuk et al. Mar 2013 A1
20150041625 Dutton et al. Feb 2015 A1
20170085367 Fernández et al. Mar 2017 A1
20180059215 Turbiner Mar 2018 A1
20180351753 Gardner et al. Dec 2018 A1
20190271959 Firu et al. Sep 2019 A1
20220166638 Razi et al. May 2022 A1
Non-Patent Literature Citations (16)
Entry
U.S. Appl. No. 17/858,845 (2023/0004124), filed Jul. 6, 2022 (Jan. 5, 2023), Seth D. Cohen (Kratos SRE, Inc.).
U.S. Appl. No. 17/327,403 (2021/0364617), filed May 21, 2021 (Nov. 25, 2021), Seth D. Cohen (Kratos SRE, Inc.).
Cohen, S.D. et al., “A pseudo-matched filter for chaos,” Chaos, 2012, pp. 1-10, vol. 22, issue 033148, American Institute of Physics.
Cohen, Seth D., “Structured scale-dependence in the Lyapunov exponent of a Boolean chaotic map,” 2015.
Rosin, D.P et al., “Experiments on autonomous Boolean networks,” Chaos, 2013, pp. 1-9, vol. 23, issue 025102, AIP Publishing LLC.
Rosin, D.P. et al., “Ultrafast physical generation of random numbers using hybrid Boolean networks,” Physical Review E, 2013, pp. 1-4, vol. 87, issue 040902(R), American Physical Society.
Tsividis, Y., “Event-Driven Data Acquisition and Digital Signal Processing—A Tutorial,” IEEE Transactions on Circuits and Systems—II: Express Briefs, 2010, pp. 577-581, vol. 57, issue 8, IEEE.
Turin, G.L., “An Introduction to Digital Matched Filters,” Proceedings of the IEEE, 1976, pp. 1092-1112, vol. 64, issue 7, IEEE.
Zhang, R. et al., “Boolean chaos,” Physical Review E, 2009, pp. 1-4, vol. 80, issue 045202(R), The American Physical Society.
Zhang, R. et al., “Boolean Chaos,” niln.cd, 2009.
Abid, A et al. “Implementation of a Chaotically Encrypted Wireless Communication System” [online publication] IEEE; Jul. 2009 [retrieved online Jul. 8, 2019] <URL: http://citeseerx.istpsu.edu/viewdoc/download?doi=10.1.1.888.9660&rep=rePI&type=pdf> DOI: 10.1109/ICC.2009.5199069; fourth page, first column.
Beal, Aubrey N. et al., “Generating and Detecting Solvable Chaos at Radio Frequencies with Consideration to Multi-User Ranging,” Sensors, 2020, 20, 774.
Xu, H. et al., “A High-Resolution Leaky Coaxial Cable Sensor Using a Wideband Chaotic Signal,” Sensors, 2018, pp. 1-12, vol. 18, issue 4154, MDPI.
Munoz-Pacheco, J. et al., “Two New Asymmetric Boolean Chaos Oscillators with No. Dependence on Incommensurate Time-Delays and Their Circuit Implementation,” Symmetry, 2020.
U.S. Appl. No. 17/572,153 (2022/0353095), filed Jan. 10, 2022 (Nov. 3, 2022), Seth D. Cohen (Kratos SRE, Inc.).
U.S. Appl. No. 18/478,002, filed Sep. 29, 2023, Seth D. Cohen (Kratos SRE, Inc.).
Related Publications (1)
Number Date Country
20220416769 A1 Dec 2022 US
Provisional Applications (1)
Number Date Country
62682699 Jun 2018 US
Continuations (1)
Number Date Country
Parent 16972921 US
Child 17742112 US