Claims
- 1. A CMOS integrated circuit having a reduced tendency to latch, comprising complementary NMOS and PMOS transistors formed on a substrate to provide a p-n-p-n structure, and being a product of the process of implanting ions into the source region of each of the NMOS an PMOS transistors, said ions being of a material having an energy gap which is lower than the energy gap of the material forming the substrate.
- 2. The product of claim 1 wherein ions of said lower energy gap material are also implanted into the drain regions of said NMOS and PMOS transistors.
- 3. The product of claim 1 wherein the substrate is made of silicon and said lower energy gap material is germanium.
- 4. The product of claim 1 wherein the substrate is made of silicon and said lower energy gap material is tin.
- 5. A CMOS integrated circuit having a reduced tendency to latch up, comprising:
- a substrate of one conductivity;
- a source and drain of opposite conductivity formed in said substrate and providing respective p-n junctions with said substrate, at least said source having an energy gap lower than that of said substrate;
- a well of said opposite conductivity formed in said substrate; and
- a source and a drain of said one conductivity formed in said well and providing respective p-n junctions with said well, at least said source having an energy gap lower than that of said well.
- 6. The integrated circuit of claim 5 wherein both of said source and drain of said opposite conductivity have an energy gap lower than that of said substrate.
- 7. The integrated circuit of claim 5 wherein both of said source and drain of said one conductivity have an energy gap lower than that of said well.
- 8. A CMOS integrated circuit comprising a substrate of one conductivity, a source and a drain each of a conductivity opposite to said one conductivity formed in said substrate to provide respective p-n junctions with said substrate, a well of said opposite conductivity formed in said substrate and a source and a drain of said one conductivity formed in said well to provide respective p-n junctions with said well, said circuit being a product of the process of modifying the energy gap of one of said substrate and said source of said opposite conductivity so that the energy gap of said source is less than that of said substrate, and modifying the energy gap of one of said well and said source of said one conductivity so that the energy gap of said source is less than that of said well.
- 9. The product of claim 8 wherein said modifying steps comprise implanting said sources with ions of a material having a lower energy gap than the material forming said substrate and said well.
Parent Case Info
This application is a division of application Ser. No. 647,743, filed Sept. 6, 1984, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
2083702 |
Mar 1982 |
GBX |
1277988 |
Jun 1982 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Milnes & Feucht, Heterojunctions and Metal-Semiconductor Junctions, Academic Press, N.Y., 1972. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
647743 |
Sep 1984 |
|