Claims
- 1. A CMOS transistor with ESD protection, comprising:a) a P substrate containing an N-channel transistor with a gate, a drain and a source, b) an N-well diffusion located below said drain of said transistor in the P substrate, c) a P+ ion implantation into said drain of the transistor, d) said P+ implantation forming a resistive block to the flow of current near the surface of the semiconductor device, and e) said resistive block increasing current path into substrate bulk to allow dissipation of heat from an ESD discharge.
- 2. The transistor of claim 1, wherein the N-well diffusion is contained within a length of the drain and extending across width of said drain.
- 3. The transistor of claim 1, wherein the P+ ion implantation is through the drain into the N-well located in the P substrate below said drain.
- 4. The transistor of claim 1, wherein the P+ ion implantation extends the width of drain region and is located between said gate and contact pad for electrical connections to said drain.
- 5. The transistor of claim 1, wherein an N+ ion implantation can be formed in a P+ drain and through to a P-well under said P+ drain on an N substrate providing ESD protection for a P-channel transistor.
Parent Case Info
This is a division of patent application Ser. No. 09/249,256, filing date Feb. 12, 1999, now U.S. Pat. No. 6,169,001 Cmos Debvice With Deep Current Path For Esd Protection, assigned to the same assignee as the present invention.
US Referenced Citations (8)