The present invention generally concerns an integrated image sensor and a method for operating such an integrated image sensor. More particularly, the present invention concerns an integrated image sensor in CMOS technology with increased dynamic. Such CMOS image sensors are particularly intended for making integrated photographic and videos devices.
Owing to current integration technology, it is possible to make an operational image capturing device in integrated form. Such an integrated image capturing device incorporates, on the same chip, a photo-sensor component formed of a set of photo-sensor elements typically organised in the form of a matrix, and a processing component for assuring the operations of capturing images and reading the data captured by the photo-sensor component.
Traditionally, integrated image capturing devices rely on charge transfer techniques. According to these techniques, photo-generated charges are collected and transferred in a determined manner. The most common charge transfer techniques use CCD (charge-coupled device) components or CID (charge injection device) components. Although these devices utilising these components have found numerous commercial applications, they nonetheless have serious drawbacks. In particular, these components rely on non-standard manufacturing techniques, which are, in particular, incompatible with standard CMOS manufacturing processes. Such components are thus obstacles, in terms of costs and manufacturing ease, to the total integration of image sensors.
As a complement to the aforementioned techniques, a concept has been developed around the use of p-n semiconductor junctions as photo-sensor elements, these junctions being commonly called photodiodes. The essential advantage of such elements is their perfect compatibility with standard CMOS manufacturing processes. Solutions relying on photodiodes as photo-sensor elements are known from the prior art, in particular from the document “A Random Access Photodiode Array for Intelligent Image Capture” by Orly Yadid-Pecht, Ran Ginosar and Yosi Shacham Diamand, IEEE Transactions On Electron Devices, Vol. 38, no. 8, August 1991, pp. 1772-1780, incorporated by reference herein.
This document thus discloses an integrated image sensor in CMOS technology in the form of a single chip. The architecture of the sensor, which is similar to that of RAM memories, is illustrated in
Each pixel of matrix 10 has a structure conforming to the illustration of
The general structure of the pixel illustrated in
Various embodiments are envisaged and presented in the aforementioned prior art document.
According to the aforementioned article, the pixel operates in an integration mode and transistor M1 initialises photodiode PD at a determined voltage before each integration period. Transistor M2 samples the charge accumulated by photodiode PD and stores the signal thereby sampled at the memory node B. Transistor M2 also ensures isolation or uncoupling of photodiode PD and memory node B. Transistor M3 initialises, in particular, memory node B at a determined voltage. Transistor M4 is a source follower transistor and transistor M5 is a line selection transistor and, during the read process, transfers voltage from transistor M4 to an output bus common to all the pixels in a column. The signals applied to this structure include a high supply voltage VDD and a low supply voltage VSS forming ground, a first initialisation signal TI, a coupling signal SH, a second initialisation signal RST, and a line selection signal RSEL.
A first terminal of photodiode PD is connected to ground VSS and the other terminal is connected to the source terminals of transistors M1 and M2 whose gate terminals are respectively controlled by signals TI and SH. The connection node between photodiode PD and the source terminals of transistors M1 and M2 will be designated by the reference A in the following description. The drain terminals of transistors M1, M3 and M4 are connected to the high supply voltage VDD. The second initialisation signal RST is applied to the gate terminal of transistor M3. The source terminal of transistor M3, the drain terminal of transistor M2 and the gate terminal of transistor M4 are together connected to memory node B of the pixel. The source terminal of transistor M4 is connected, via line selection transistor M5, to the output bus common to all the pixels in a column. The line selection signal RSEL is applied to the gate terminal of transistor M5.
It will be noted that most of the CMOS image sensors adopt a rolling shutter technique, i.e. exposure is effected line after line. Such non-simultaneous exposure inevitably leads to image distortion, in particular when a moving image is captured.
The structure of the pixel illustrated in
Numerous applications require wide dynamic range image sensors. In order to increase the dynamic range of an image sensor, using sensors including pixels with a logarithmic type response is already known.
The configuration illustrated in
One problem of the configuration illustrated in
Thus the document entitled “Wide-Dynamic-Range Pixel With Combined Linear and Logarithmic Response and Increased Signal Swing”, Eric C. Fox et al., Sensors and Camera Systems for Scientific, Industrial and Digital Photography Applications, Proceedings of SPIE Vol. 3965 (2000), pp. 4-10, has also proposed a pixel structure having a combined linear-logarithmic response. A diagram of this pixel is shown in
Unlike the pixel of
As soon as signal ΦRST is returned to a low logic level, voltage VOS decreases linearly via the effect of illumination until the gate-source voltage of transistor Q1 reaches a level such that the transistor operates in weak inversion. Beyond this level, the pixel response becomes logarithmic in a similar way to that mentioned already with reference to
Like the structure illustrated in
One object of the present invention is thus to propose a method for operating an electronic shutter image sensor of the aforementioned type having a pixel structure according to the illustrations of
In order to answer this object, the present invention concerns a method for operating a CMOS image sensor.
The present invention also concerns a CMOS image sensor.
Advantageous embodiments of the present invention form the subject of the dependent claims.
According to certain particular embodiments of the invention, there are thus proposed an image sensor and various methods for operating such an electronic shutter image sensor such that each pixel has a combined linear-logarithmic response.
According to another particularly advantageous embodiment, there is proposed an image sensor and a method for operating such an electronic shutter image sensor such that each pixel has a combined linear-logarithmic response and increased sensitivity.
An advantage of the present invention lies in the fact that the dynamic range of such an electronic shutter image sensor, in particular, utilising a pixel structure like the structure illustrated in
Other features and advantages of the present invention will appear more clearly upon reading the following detailed description, made with reference to the annexed drawings, which are given by way of non-limiting example and in which:
a and 2b, which have already been presented, illustrate respectively a basic diagram and a detailed diagram of a known pixel structure of the CMOS image sensor of
a to 5c shows diagrams illustrating first, second and third variants of the method according to the invention for operating the structure of
a and 6b show diagrams illustrating fourth and fifth variants of the method according to the invention for operating the structure of
a and 7b illustrate first and second variants of the pixel structure of
a and 8b show diagrams illustrating sixth and seventh variants of the method according to the invention respectively for operating the pixel structures of
a shows a diagram illustrating an eighth particularly advantageous variant of the method according to the invention for operating the structure of
b shows the potential levels generated by the voltages applied to the gates of the transistors of the structure of
Various variants of the method according to the invention for operating pixel 50 of
It will be understood that the various variants of the method according to the present invention are not limited to operating a structure like the structure illustrated in
a thus shows a temporal diagram of the evolution of control signals TI, SH and RST applied respectively to transistors M1, M2 and M3 of the pixel structure of
During exposure, the pixel thus behaves in a similar manner to the structure illustrated in
Exposure is extended until the stage (instant t1) when the signal SH is brought to a low level thus uncoupling memory node B from photodiode PD, the measuring signal then being stored on storage capacitor C1. The read operation can then be undertaken by means of transistors M4 and M5. A new exposure phase begins by signal SH passing again to its high level (instant t2).
b shows a temporal diagram of the evolution of control signals TI, SH and RST applied to the pixel structure of
Unlike the variant illustrated in
c shows a temporal diagram of the evolution of control signals TI, SH and RST applied to the pixel structure of
The exposure is extended until instant t1 when coupling signal SH and signal RST are brought to a low level in order to isolate memory node B and store the measuring signal on this node. Ideally, signals SH and RST should be simultaneously brought to the low level at instant t1. Given that the simultaneous switching of transistors M2 and M3 is difficult to achieve in practice, signal RST will preferably be made to pass first of all to the low level followed by signal SH. This would induce a slight offset at the measuring signal present on memory node B which could be considered and tolerated during reading.
Moreover, signal TI applied to the gate terminal of transistor M1 should preferably be made to pass to a high level as soon as the measuring signal has been stored on memory node B (instant t2 in
From instant t2, the read operation can be undertaken by means of transistors M4 and M5. At the end of the read operation, signal TI is returned to its low level (instant t3) then signals SH and RST are returned to the preceding levels for the next exposure.
The variants, which will now be presented with reference to
a thus presents a fourth variant of the method according to the present invention according to which transistor M1 is configured such that it operates at least partially in weak inversion so that, during the exposure phase of the photo-sensor element, the pixel has a logarithmic response for illumination levels higher than a determined illumination level.
As illustrated in the diagram of
According to this fourth variant of the invention, as soon as the signal TI is brought from its first to its second analog state (instant t1), photodiode PD is first of all released from its initialisation voltage VDD. At this instant, the gate-source voltage of transistor M1 is such that the transistor is not conductive. The pixel response is thus of the linear type and voltage VOS at the terminals of photodiode PD decreases linearly with a slope dependent upon the pixel illumination. If the illumination is such that voltage VOS decreases and becomes lower than the voltage applied to the gate terminal of transistor M1, namely second analog level V2 of signal TI, transistor M1 enters weak inversion mode and the pixel response thus becomes of the logarithmic type. In a way, a signal compression operation is performed on the pixel.
b shows a fifth variant of the method according to the present invention, similar to the variant illustrated in
As illustrated in the diagram of
Moreover, signal TI applied to the gate terminal of transistor M1 is preferably brought to a high level (at least higher than the voltage applied to the gate of transistor M2) as soon as the measuring signal has been stored on memory node B (instant t3 in
From instant t3, the read operation can be undertaken by means of transistors M4 and M5. At the end of the read operation, signal TI is returned to its low level (instant t4) then signals SH and RST are returned to the preceding levels for the next exposure as illustrated.
In a similar way to the variant of
A variant of the principles of
The structure of
The diagram of
The exposure phase begins by the passage of signal RST to the low logic level (instant t1) and continues until the moment (instant t2) when signal SH is brought to a low logic level in order to insulate memory node B and thus store the measuring signal on memory node B. During this exposure step, the pixel has a linear response as a function of the illumination and, as soon voltage VOS at the terminals of photodiode PD becomes lower than the gate voltage of transistor M1 (namely voltage VDD), transistor M1 enters weak inversion mode and the pixel then has a logarithmic response.
At instant t2, the measuring signal is thus stored on memory node B and the read process can then begin using transistors M4 and M5. In this case, the charge carriers produced by photodiode PD are drained via transistor M1, voltage VOS being held at its equilibrium level defined by the current generated by photodiode PD.
At the end of the read process (instant t3), signal SH is returned to its preceding high logic level, followed (instant t4) by initialisation signal RST. The whole process is then repeated for the next acquisition.
The diagram of
The exposure phase begins by signal TI passing to the low logic level (instant t1) and continues until the moment (instant t2) when signals SH and RST are brought to a low logic level in order to isolate memory node B and thus store the measuring signal on memory node B. During this exposure step, the pixel has a linear response as a function of illumination and, as soon as the voltage of memory node B becomes lower than the gate voltage of transistor M3 (namely voltage VDD), the transistor enters weak inversion mode and the pixel then has a logarithmic response.
At instant t2, the measuring signal is thus stored on memory node B and the read process can then begin using transistors M4 and M5. Preferably, as soon as the measuring signal is stored on memory node B, it is advantageous to return signal TI to the high logic level (instant t3) in order to drain the charge carriers, which are continuously produced by photodiode PD via transistor M1.
At the end of the read process (instant t4), signals SH and RST are returned to their preceding level and the whole process is repeated for the next acquisition.
A particularly advantageous variant of the method according to the present invention will now be described with reference to
To a certain extent, this variant is similar to the variant illustrated in
As regards the rest, signals TI and RST are operated in an essentially similar manner to the variant of
The exposure begins by signal RST passing (instant t1) to its second analog level V2 less than or equal to supply voltage VDD but higher than threshold voltage VTH. During exposure, signal TI is always kept at its low level. The charge carriers produced by photodiode PD are thus transferred entirely, during the exposure phase, to memory node B, provided that the potential of memory node B has not reached the level of the potential barrier defined by transistor M2. Given that these charge carriers only “see” the capacitance of memory node B, they generate a more significant voltage variation. Via this mechanism, the pixel sensitivity is thus increased.
At instant t2, signal RST is brought to the low logic level in order to uncouple the memory node B from supply voltage VDD and signal TI is simultaneously brought to a high logic level (at least higher than the gate voltage applied to transistor M2) in order to interrupt the pixel exposure, or more exactly, the accumulation of charge carriers produced by photodiode PD. When signal TI is at the high level, the charge carriers produced by photodiode PD are drained via transistor M1 and the measuring signal is stored on memory node B. In a way, transistor M1 controlled by signal TI plays the role here of shutter control similar to the function which was, until now, fulfilled by transistor M2.
It will be noted that one may perfectly well envisage switching signal SH applied to transistor M2 to a low logic level in order to uncouple nodes A and B in accordance with the foregoing. However, as already mentioned, it is preferable to switch transistor M1 so that the charge carriers produced by photodiode PD are drained via this transistor in order to avoid disturbing the measuring signal stored on memory node B. According to the preferred variant illustrated, by controlling transistor M1 in this way, advantage is thereby taken of the potential barrier generated by voltage VINT applied to the gate terminal of transistor M2 to perform the uncoupling.
The read operation is undertaken as soon as signal TI is brought to the high logic level and is followed by signal TI passing again to its low level again (instant t3) then (instant t4) signal RST passing to its first analog level V1 again. The process is then repeated in accordance with the chronology listed hereinbefore.
b illustrates schematically the level of the potentials defined by the voltages applied to the gate terminals of transistors M1, M2 and M3 during the initialisation, exposure and read phases.
Thus, during the initialisation phase (0<t<t1), nodes A and B are respectively initialised at voltages substantially equal to VINT−VTH and VDD. During the exposure phase (t1<t<t2), the charge carriers produced by photodiode PD at node A are entirely transferred to memory node B and accumulate there. In a similar manner to that previously described, the pixel response is first of all linear then logarithmic if the illumination is such that the voltage of memory node B decreases and becomes lower than the gate voltage of transistor M3, the latter then entering weak inversion mode. During the read phase (t2<t<t3), the charge carriers produced by photodiode PD are drained via transistor M1 and the transfer of these charges to memory node B is interrupted, the memory node being also uncoupled from supply voltage VDD by transistor M3.
In the various variants which have been presented above, the read operation can be achieved in accordance with a technique known to those skilled in the art as “Correlated Double Sampling” or CDS. According to this known technique, the read operation of each line is broken down into a first read phase of the voltage present on memory nodes B of the pixels in a line followed by a second read phase during which the memory nodes of the pixels in the line are reinitialised, normally by means of transistor M3. A signal formed of the difference between the measured sampled voltage and the initialisation voltage of the memory node is then produced for each pixel. This technique allows fixed pattern noise to be removed, i.e. the noise present at each pixel of the sensor which is due to the slight differences in sensitivity which can exist between the pixels. Both the line selection signal RSEL and the second initialisation signal RST are thus applied line by line during this read phase.
It should be noted that the variants presented utilise either transistor M1 or transistor M3 (designated the “first transistor” in the claims) to generate an at least partially logarithmic response. The other transistor, i.e. the transistor which is not operated in weak inversion mode, may not be necessary. Thus, the variant of
By way of improvement against the phenomenon of charge carrier diffusion in the substrate, it is preferable to use n-well type photodiodes i.e. photodiodes formed in n type wells. This structure has the advantage of forming a better obstacle to charge carrier diffusion than a photodiode structure conventionally formed, for example of a simple n type diffusion region.
Numerous modifications and/or improvements to the present invention can be envisaged without departing from the scope of the invention defined by the annexed claims. In particular, the pixel structure used by way of example to illustrate the process according to the present invention could in principle be achieved by means of a complementary p-MOS technology or, if required, include additional transistors. It will be understood for example, that sampling transistor M2 essentially has the role of uncoupling the photodiode and the memory node of the pixel and that other arrangements may be provided to fulfil this function.
Number | Date | Country | Kind |
---|---|---|---|
01202211 | Jun 2001 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP02/05980 | 5/31/2002 | WO | 00 | 5/10/2004 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO02/101832 | 12/19/2002 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4973833 | Takada et al. | Nov 1990 | A |
5235197 | Washurak et al. | Aug 1993 | A |
5241575 | Miyatake et al. | Aug 1993 | A |
5289286 | Nakamura et al. | Feb 1994 | A |
6133563 | Beiley et al. | Oct 2000 | A |
6323479 | Hynecek et al. | Nov 2001 | B1 |
6355965 | He et al. | Mar 2002 | B1 |
6734907 | Hagihara et al. | May 2004 | B1 |
6831691 | Takada et al. | Dec 2004 | B1 |
6836291 | Nakamura et al. | Dec 2004 | B1 |
6867409 | Kusuda et al. | Mar 2005 | B2 |
6958775 | Shinotsuka et al. | Oct 2005 | B1 |
6967682 | Hagihara | Nov 2005 | B1 |
6999122 | Hagihara et al. | Feb 2006 | B1 |
7009649 | Watanabe | Mar 2006 | B2 |
7045753 | Fox | May 2006 | B1 |
20040227831 | Storm et al. | Nov 2004 | A1 |
Number | Date | Country |
---|---|---|
2 359 355 | Aug 2001 | GB |
11298798 | Oct 1999 | JP |
2001094878 | Apr 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20040196398 A1 | Oct 2004 | US |