Claims
- 1. An integrated circuit comprising NMOS and PMOS FETs interconnected to form an operative electronic circuit, wherein some of said NMOS and PMOS FETs have a normal threshold voltage, said normal threshold voltage being in the range 0.6 to 1.1 volts for NMOS FETs and -0.6 to -1.1 volts for PMOS FETs, and wherein at least one of said PMOS FETs has a threshold voltage of -0.4 to 0.4 volts rather than the said normal threshold voltage.
- 2. The integrated circuit of claim 1, wherein said at least one PMOS FET has a threshold voltage within a range of -0.3 to 0.3 volts.
- 3. The integrated circuit of claim 1, wherein said at least one PMOS FET has a threshold voltage within a range of -0.2 to 0.2 volts.
- 4. The integrated circuit of claim 3 further comprising at least one NMOS FET with a threshold voltage in the range -0.2 to 0.2 volts.
- 5. The integrated circuit of claim 1 wherein the circuit is an analog circuit.
- 6. The integrated circuit of claim 1 wherein the circuit is a mixed analog/digital circuit.
- 7. The integrated circuit of claim 4, wherein one of the at least one NMOS FET with a threshold voltage in the range -0.2 to 0.2 volts forms part of a switch, wherein the NMOS FET has its source connected to an input and its drain connected to a capacitive load.
- 8. The integrated circuit of claim 4, wherein one of the at least one NMOS FET with a threshold voltage in the range of -0.2 to 0.2 volts forms part of a low offset source follower, wherein the gate of the NMOS FET is the input of the low offset source follower input and the NMOS FETs source connected to a current source.
- 9. The integrated circuit of claim 1, wherein one of the at least one of said PMOS FETs having a threshold voltage of -0.4 to 0.4 volts forms part of a switch, wherein the PMOS FET has its source connected to an input and its drain connected to a capacitive load.
- 10. The integrated circuit of claim 1, wherein the at least one of said PMOS FETs having a threshold voltage of -0.4 to 0.4 volts includes two PMOS FETs that form a differential input transistor pair of a transconductance amplifier.
- 11. An integrated circuit using a supply voltage of 3 volts or less comprising NMOS and PMOS FETs interconnected to form an operative electronic circuit, wherein some of said NMOS and PMOS FETs have a normal threshold voltage, said normal threshold voltage being in the range 0.6 to 1.1 volts for NMOS FETs and -0.6 to -1.1 volts for PMOS FETs, and wherein at least one of said PMOS FETs has a threshold voltage of -0.4 to 0.4 volts rather than the said normal threshold voltage.
- 12. An integrated circuit comprising NMOS and PMOS FETs interconnected to form an operative electronic circuit, wherein some of said NMOS and PMOS FETs have a normal threshold voltage, said normal threshold voltage being in the range 0.6 to 1.1 volts for NMOS FETs and -0.6 to -1.1 volts for PMOS FETs, and wherein at least one of said PMOS FETs has a threshold voltage of -0.4 to 0.4 volts rather than the said normal threshold voltage wherein the circuit includes analog circuitry.
- 13. The integrated circuit of claim 12 wherein the circuit is an analog circuit.
- 14. The integrated circuit of claim 12 wherein the circuit is a mixed analog/digital circuit.
- 15. The integrated circuit of claim 12, wherein said at least one PMOS FET has a threshold voltage within a range of -0.3 to 0.3 volts.
- 16. The integrated circuit of claim 12, wherein said at least one PMOS FET has a threshold voltage within a range of -0.2 to 0.2 volts.
- 17. The integrated circuit of claim 16 further comprising at least one NMOS FET with a threshold voltage in the range -0.2 to 0.2 volts.
- 18. The integrated circuit of claim 17, wherein one of the at least one NMOS FET with a threshold voltage in the range -0.2 to 0.2 volts forms part of a switch, wherein the NMOS FET has its source connected to an input and its drain connected to a capacitive load.
- 19. The integrated circuit of claim 17, wherein one of the at least one NMOS FET with a threshold voltage in the range of -0.2 to 0.2 volts forms part of a low offset source follower, wherein the gate of the NMOS FET is the input of the low offset source follower input and the NMOS FETs source connected to a current source.
- 20. The integrated circuit of claim 12, wherein one of the at least one of said PMOS FETs having a threshold voltage of -0.4 to 0.4 volts forms part of a switch, wherein the PMOS FET has its source connected to an input and its drain connected to a capacitive load.
- 21. The integrated circuit of claim 12, wherein the at least one of said PMOS FETs having a threshold voltage of -0.4 to 0.4 volts includes two PMOS FETs that form a differential input transistor pair of a transconductance amplifier.
Parent Case Info
This is a division of application Ser. No. 07/902,914, filed Jun. 23, 1992.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4103189 |
Perlegos et al. |
Jul 1978 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
902914 |
Jun 1992 |
|