Claims
- 1. A semiconductor device, comprising:
- a semiconductor region of a first conductivity type having a main surface;
- a gate electrode formed on said main surface with an insulating film therebetween and having a predetermined length;
- a pair of first and second impurity regions of a second conductivity type formed at said main surface of said semiconductor region to a predetermined depth, said first and second impurity regions extending in the gate electrode width direction;
- an electrode layer electrically connected to said first impurity region at a surface contact region and spaced apart from a side surface of the gate electrode extending in the gate width direction; and
- a connection layer of the first conductivity type formed at said first impurity region for electrically connecting said semiconductor region and said electrode layer, wherein the distance between the side surface of the gate electrode and the connection layer in the gate electrode length direction changes abruptly at least once along the gate electrode width direction; the gate electrode extends linearly without a bending portion across said first and second impurity regions in plan view; and said connection layer is arranged in a zigzag form.
- 2. A semiconductor device, comprising:
- a semiconductor region of a first conductivity type having a main surface;
- a gate electrode formed on said main surface with an insulating film therebetween and having a predetermined length;
- a pair of first and second impurity regions of a second conductivity type formed at said main surface of said semiconductor region to a predetermined depth, said first and second impurity regions extending in the gate electrode width direction;
- an electrode layer electrically connected to said first impurity region at a surface contact region and spaced apart from a side surface of the gate electrode extending in the gate width direction; and
- a connection layer of the first conductivity type formed at said first impurity region for electrically connecting said semiconductor region and said electrode layer, wherein the distance between the side surface of the gate electrode and the connection layer in the gate electrode length direction changes abruptly at least once along the gate electrode width direction, wherein only two side surfaces of the gate electrode extend linearly without a bending portion across said first and second impurity regions in plan view wherein;
- said connection layer is arranged to form a continuous zigzag form.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 5-276685 |
Nov 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/742,120 filed Oct. 31, 1996, now U.S. Pat. No. 5,763,926, which is a continuation of application Ser. No. 08/551,393 filed Nov. 1, 1995, now abandoned, which is a continuation of application Ser. No. 08/333,990 filed Nov. 2, 1994, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 3414772C2 |
Oct 1987 |
DEX |
| 54-22781 |
Feb 1979 |
JPX |
| 56-88363 |
Jul 1981 |
JPX |
| 64-77157 |
Mar 1989 |
JPX |
Non-Patent Literature Citations (1)
| Entry |
| IEEE Electron Device Letters, "Failure in CMOS Circuits Induced by Hot Carriers in Multi-Gate Transistors", vol. 9, No. 11, 1988, pp. 564-566. |
Continuations (3)
|
Number |
Date |
Country |
| Parent |
742120 |
Oct 1996 |
|
| Parent |
551393 |
Nov 1995 |
|
| Parent |
333990 |
Nov 1994 |
|