This disclosure relates generally to the fabrication of magnetoresistive random access memory (MRAM) devices, specifically to methods of depositing and patterning multi-layered MTJ cells.
Fabrication of magnetoresistive random-access memory (MRAM) devices normally involves a sequence of processing steps during which many layers of metals and dielectrics are deposited to form a stack and then the stack is patterned to form an array of separated magnetoresistive devices, such as MTJ (magnetic tunneling junctions) as well as top and bottom electrodes for making electrical connections to the devices. To define those magnetic tunnel junction (MTJ) cells in each MRAM device and make them non-interacting with each other (until such interconnections may be desired), precise patterning steps including photolithography and plasma etch such as reactive ion etching (RIE), ion beam etching (IBE) or their combination are usually involved. During photolithography, patterns are transferred from a photomask to a light-sensitive photoresist, then subsequently transferred to define arrays of MTJ devices by plasma etches, forming separate and non-interacting MTJ devices. After plasma etching, smaller size devices in the patterned array usually have less top electrode left because the photoresist covering them is consumed more quickly during this etching process. As a result of the disparity in electrode thicknesses which creates a non-planar top surface, it is challenging for the final top metal contact to connect them, resulting in open devices (devices where poor contacts are made). New approaches are needed if one wants to achieve high yield on small sizes (e.g. sub 60 nm) of MTJ devices. It must be noted that several prior art patents disclose approaches to address some of the difficulties alluded to above. For example, U.S. Pat. No. 9,070,869 (Jung et al) discloses a variety of layer constructions and U.S. Pat. No. 8,975,088 (Satoh et al) teaches several different masking layers. However, neither of these prior arts teach the methods to be disclosed herein nor do they demonstrate the results that are obtained by application of those methods.
An object of the present disclosure is to provide a method of improving the yield of arrays of small-sized layered MTJ devices and of a multiplicity of such devices of various dimensions, by adding additional layers between the hard mask used for patterning such MTJ devices and the electrode that is the top layer of the MTJ stack to be patterned.
A further object of the present disclosure is to provide such a yield improvement that can be attributed to eliminating electrical opens associated with damage to the very small top electrodes.
A still further object of the present disclosure is to provide the above stated benefits to a multiplicity of MTJ devices of various sizes adjacently disposed and being simultaneously processed on a common substrate.
In typical prior art processes, patterns are transferred from photoresist to a dielectric hard mask, then to a top electrode, and then to the MTJ stack beneath the top electrode. After the etch process to complete the pattern transfer, the remaining portion of the top electrode on the smaller portions of the pattern is found to be reduced in size when the pattern feature sizes are 60 nm and below, resulting in an electric open (a failure in electrical conductivity) and great yield loss.
To eliminate these difficulties, the presently disclosed method inserts a CMP (chemical mechanical polishing) stop layer and a sacrifice layer between the photoresist hard mask pattern and the electrode. After plasma etch, any photoresist consumption difference would only result in different thicknesses (heights) of CMP sacrifice layer patterns. The top electrode thickness remains the same for all sizes of devices due to the protection of the CMP stop layer. By choosing proper slurries during the following CMP process, any remaining sacrifice patterns are completely removed, stopping on the CMP stop layer. The CMP stop layer is then removed by plasma etch, exposing the top electrode underneath. Using this method, different size MTJ cells retain the same height of their top electrode, making it easier to connect the later deposited top metal contact.
Any yield loss due to electric opens is avoided. This method benefits the future generation of sub 60 nm MRAM products as well as other fabrications having small sizes.
A schematic set of Illustrations of the process flow is shown in
Referring first to
From the bottom up, there is shown a substrate layer 10, which may be a common electrical contact such as a layer of Ta, TaN, Ti or TiN or the top of an additional integrated electronic structure, a bottom electrode 20, a multilayered MTJ stack 30, a top electrode 40 of thickness between approx. 200-1000 A, a CMP stop layer 50 of thickness between approx. 20-300 A, a CMP sacrifice layer 60, of thickness between approx. 200-1000 A which is either alone or formed in combination with a hard mask (HM) layer (not separately shown) of thickness between approx. 200-2000 A. The additional hard mask (HM) layer, which is not shown here, may be deposited on the sacrifice layer 60 to improve the subsequent plasma etch selectivity. Note, the addition of a dielectric hard mask (HM) layer to improve the etch selectivity while etching the CMP sacrifice layer can be thought of as producing a “thick hard mask”, where the combination works together to improve overall selectivity. For example, one can use plasma gas species such as CHF3, CH2F2 or C4F8 that will readily etch the HD, but which has a very low etch rate on the photoresist. Finally a photoresist layer (PR) is formed to a thickness of between approx. 1000-3000 A on the hard mask (if present) or sacrifice layer 60. The photoresist layer is shown as already having been photolithographically patterned into two portions, 701 and 702 of dimension d1 and d2 respectively, which will ultimately lead to the formation of two MTJ devices of those dimensions. The top electrode 40, deposited freely on top of the MTJ stack 30, is a layer of conducting material such as Ta, Ti, TaN or TiN. The CMP stop layer 50, is a layer of SiO2 or SiON and is deposited on the top electrode. The CMP sacrifice layer 60 is a layer of Ta, Ti, TaN and TiN and it is then deposited onto the CMP stop layer. Alternatively, to improve the subsequent plasma etch selectivity and pattern integrity, a dielectric hard mask, such as layer of SiN, SiO2 or SiON can be deposited on top of the CMP sacrifice layer (not specifically shown). Photoresist patterns 701 and 702 are formed by photolithography as is well known in the art. As also shown in
An important aspect of the exemplary process being shown herein is that one of the MTJ devices is larger (in horizontal dimension) than the other so that the etching process also leads to a different thickness (vertical dimension) which can have negative impact on process yields. A first plasma etch is shown being applied to the opening between 701 and 702 to separate the stack.
Referring next to
As shown in schematic
As now also shown in
Next as shown schematically in
Finally as shown in
As is finally understood by a person skilled in the art, the detailed description given above is illustrative of the present disclosure rather than limiting of the present disclosure. Revisions and modifications may be made to methods, materials, structures and dimensions employed in forming and providing a multiplicity of small (in the horizontal dimensional range of approx. 60 nm) MTJ devices having top electrodes of uniform thickness (vertical dimension) and thereby to improve device yield, while still forming and providing such a structure and its method of formation in accord with the spirit and scope of the present invention as defined by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
8975088 | Satoh et al. | Mar 2015 | B2 |
9070869 | Jung et al. | Jun 2015 | B2 |
9397139 | Tan et al. | Jul 2016 | B1 |
9780301 | Chuang et al. | Oct 2017 | B1 |
20060054947 | Asao | Mar 2006 | A1 |
20100193891 | Wang et al. | Aug 2010 | A1 |
20150091109 | Allinger | Apr 2015 | A1 |
20160181512 | Ahn | Jun 2016 | A1 |
20170047510 | Chen | Feb 2017 | A1 |
20170053965 | Baek | Feb 2017 | A1 |
20170243919 | Seong et al. | Aug 2017 | A1 |
20180205002 | Bak | Jul 2018 | A1 |
20180261649 | Annunziata | Sep 2018 | A1 |
Entry |
---|
EPO Search Report, Application No. 19156079.6 dated Jun. 27, 2019, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20190245141 A1 | Aug 2019 | US |