Claims
- 1. A column selection circuit of a semiconductor memory comprising:
- a plurality of memory cells;
- a plurality of bit line pairs respectively connected to said plurality of memory cells;
- a bit line precharger, connected to said plurality of bit line pairs, for precharger each of said plurality of bit line pairs at a predetermined potential which is intermediate a predetermined logic high potential and a predetermined logic low potential;
- an internal data bus for transmitting data to be written into or read out from said plurality of memory cells;
- a data line precharger, connected to said internal data bus, for precharging said internal data bus at a potential equal to said predetermined potential;
- a plurality of sense amplifiers, respectively connected to said plurality of bit line pairs, which respectively amplify a difference between potentials of bit lines of said plurality of bit line pairs;
- a plurality of transfer gate means, respectively connected to said plurality of sense amplifiers such that said plurality of sense amplifiers are respectively connected between said plurality of bit line pairs and said plurality of transfer gate means, for controlling an output current of each respective sense amplifier according to a difference between an output potential of each respective sense amplifier and said predetermined potential of said internal data bus, each of said plurality of transfer gate means including at least one gate which is maintained at said predetermined potential so as to set each transfer gate means in a normally closed state;
- at least one column decoder for decoding a column address signal input thereinto to select a column among a plurality of columns; and
- a plurality of column select gate means which are respectively controlled by corresponding outputs of said column decoder and which are respectively connected to and between said plurality of transfer gate means and said internal data bus such that said plurality of transfer gate means are respectively connected between said plurality of sense amplifiers and said plurality of column select gate means, wherein each transfer gate means is opened when a potential of a corresponding bit line differs from said predetermined potential by at least one second predetermined potential so as to connect said corresponding bit line to said internal bus through a respective column select gate means.
- 2. The column selection circuit according to claim 1, wherein each of said transfer gate means is comprised of a pair of complementary transistors and wherein said column selection circuit further includes a transfer gate precharger for precharging a gate of each of said complementary transistors to said predetermined potential, and wherein said at least one second predetermined potential is a threshold voltage of each of said complementary transistors.
- 3. The column selection circuit according to claim 2, wherein each of said plurality of column select gate means is for controlling a connection between a respective transfer gate means and said internal data bus.
- 4. The column selection circuit according to claim 1, wherein each of said plurality of column select gate means is for controlling a connection between a respective transfer gate means and said internal data bus.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-299483 |
Nov 1992 |
JPX |
|
Parent Case Info
This application is a continuation of now abandoned application Ser. No. 08/149,566, filed Nov. 9, 1993.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-310895 |
Dec 1990 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
149566 |
Nov 1993 |
|