Claims
- 1. A method for programming a decoder, the method comprising:
fabricating a plurality of series connected transistors; fabricating a pair of contacts for each transistor, each contact hard wired to either an input or a complement of the input through a via; and selectively coupling the gate of each transistor to one of its pair of contacts.
- 2. The method of claim 1 wherein the input and the complement of the input are bus structures.
- 3. The method of claim 2 wherein the vias are drilled through the bus structures.
- 4. The method of claim 1 and further comprising:
forming a third contact for at least one of the transistors, the third contact hard wired to a supply voltage; and selectively coupling the gate of the at least one of the transistors to one of the pair of contacts or to the third contact.
- 5. The method of claim 1 wherein selectively coupling comprises:
making a via through an insulating layer to one of the contacts; and forming an interconnect between the via and the gate of its transistor.
- 6. A method for programming a decoder, the method comprising:
fabricating a plurality of series connected transistors, the plurality of transistors comprising a sub-group of transistors; fabricating an input bus and a complement of the input bus; fabricating a pair of contacts for each transistor, each contact hard wired to either the input bus or the complement of the input bus through a via; fabricating a third contact for each transistor in the sub-group of transistors, each third contact hard wired to a supply voltage; and selectively coupling the gate of each transistor to one of its pair of contacts or the third contact.
- 7. The method of claim 6 wherein the transistors in the sub-group can be programmed as do not care bits.
- 8. The method of claim 6 and further including fabricating an enabling transistor coupled in series with the plurality of series connected transistors, the enabling transistor enabling the plurality of series connected transistors in response to an external enable signal.
- 9. The method of claim 6 wherein the plurality of series connected transistors comprises eight transistors.
Priority Claims (2)
Number |
Date |
Country |
Kind |
RM001A000298 |
May 2001 |
IT |
|
RM2000A000700 |
Dec 2000 |
IT |
|
Parent Case Info
[0001] This Application is a Divisional of U.S. application Ser. No. 10/050,475 filed Jan. 15, 2002 and titled, “COMMAND USER INTERFACE WITH PROGRAMMABLE DECODER,” which is incorporated herein by reference, which claims priority to Italian Application No. RM001A000298 filed May 31, 2001.
[0002] The present invention relates generally to ROM operation, and more specifically to a programmable via mask for ROM encoding.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10050475 |
Jan 2002 |
US |
Child |
10703322 |
Nov 2003 |
US |