Claims
- 1. A complementary field effect device for eliminating or reducing a diode effect, comprising:
- a thin film field effect transistor of a first polarity having a first drain region;
- a field effect transistor of a second complementary polarity having a second drain region; and
- a conductor positioned to directly physically and electrically interconnect said first and second drain regions to each other and to eliminate said diode effect therebetween,
- wherein said conductor comprises a polysilicon layer stacked between two layers of a conducting silicide.
- 2. The device of claim 1, wherein the silicide is WSi.sub.2.
- 3. An SRAM cell having a reduced diode effect, comprising:
- a first complementary transistor device having a drain region;
- a second complementary transistor device having a drain region; and
- a first conductor situated within the cell and physically and electrically interconnecting said drain regions to each other to eliminate said diode effect, said conductor comprising a polysilicon layer stacked between two layers of a conducting silicide.
- 4. The device of claim 3, wherein the silicide is WSi.sub.2.
Parent Case Info
This application is a continuation application of application Ser. No. 08/572,196, filed Dec. 14, 1995, now U.S. Pat. No. 5,625,200, which is a continuation of application Ser. No. 08/298,258, filed Aug. 30, 1994, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4814841 |
Masuoka et al. |
Mar 1989 |
|
5331170 |
Hayashi |
Jul 1994 |
|
5625200 |
Lee et al. |
Apr 1997 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-247559 |
Oct 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Semiconductor Memory Process Integration" pp. 575 and 576, 1990. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
572196 |
Dec 1995 |
|
Parent |
298258 |
Aug 1994 |
|