Claims
- 1. A complementary semiconductor device comprising:
- a semiconductor substrate of one conductivity type having a low impurity concentration;
- non-abutting P- and N-type semiconductor regions formed in said substrate and having an impurity concentration higher than that of said substrate;
- an N-channel type silicon gate field effect transistor including source and drain regions formed in said P-type semiconductor region, and a gate region including a gate electrode comprising a polycrystalline silicon layer of one conductivity type; and
- a P-channel type silicon gate field effect transistor including source and drain regions formed in said N-type semiconductor region, and a gate region including a gate electrode comprising a polycrystalline silicon layer; wherein said P- and N-type semiconductor regions are physically separated apart from each other by a portion of said semiconductor substrate.
- 2. A complementary semiconductor device according to claim 1, in which the gate regions include an oxide layer formed under the polycrystalline silicon layer.
- 3. A complementary semiconductor device according to claim 2, in which said semiconductor substrate has an impurity concentration of about 10.sup.13 to 10.sup.14 atoms/cm.sup.3.
- 4. A complementary semiconductor device according to claim 3, in which said P- and N-type semiconductor regions have an impurity concentration of about 10.sup.15 atoms/cm.sup.3.
- 5. A complementary semiconductor device according to claim 1 in which the polycrystalline silicon layers are of an N-conductivity type.
- 6. A complementary semiconductor device according to claim 1 in which the polycrystalline silicon layers are of a P-conductivity type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
52-79045 |
Jul 1977 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 270,243, filed June 4, 1981, now abandoned, which is a continuation of application Ser. No. 085,595, filed Oct. 17, 1979, now issued as U.S. Pat. No. 4,280,272, which in turn is a divisional of application Ser. No. 922,192, filed July 5, 1978, now issued as U.S. Pat. No. 4,209,797.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
54-13779 |
Feb 1979 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Lin et al. "Shielded Silicon Gate Complementary MOS Integrated Circuit" IEEE Trans. Electron Devices vol. ED-19 (11/72) pp. 1199-1207. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
922192 |
Jul 1978 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
270243 |
Jun 1981 |
|
Parent |
85595 |
Oct 1979 |
|