Claims
- 1. A multi-layer electronic component, comprising:
a plurality of insulating substrates each having an upper and a lower surface, said plurality of insulating substrates being delimited laterally by edges; a plurality of electrodes interleaved between said plurality of insulating substrates, said plurality of electrodes characterized by having tab portions thereof with respectively varied widths exposed along at least one edge of said plurality of insulating substrates; and at least one layer of plated termination material connecting selected of said tab portions.
- 2. A multi-layer electronic component as in claim 1, wherein said at least one layer of plated termination material is formed in a generally discoidal configuration.
- 3. A multi-layer electronic component as in claim 1, further comprising:
a plurality of electrically isolated anchor tabs interspersed among said plurality of insulating substrates, said anchor tabs characterized by having respectively varied width portions thereof exposed at least one edge of said plurality of insulating substrates.
- 4. A multi-layer electronic component as in claim 3, wherein said at least one layer of plated termination material connects selected of said exposed tab portions of selected of said plurality of electrodes and selected of the exposed portions of said plurality of electrically isolated anchor tabs.
- 5. A multi-layer electronic component as in claim 3, wherein selected of said exposed tab portions of said selected electrodes and selected of said plurality of electrically isolated anchor tabs are aligned in a column at selected edges of said plurality of insulating substrates.
- 6. A multi-layer electronic component as in claim 3, wherein said at least one layer of plated termination material comprises a metallic conductive material and the exposed portions of the electrode tabs are configured to guide the formation of said at least one layer of plated termination material to directly provide ball limiting metallurgy.
- 7. A multi-layer electronic component as in claim 1, wherein the exposed tab portions of said electrodes and the exposed portions of said anchor tabs are spaced one from another such that said tabs act as nucleation and guide points for the at least one layer of plated termination material.
- 8. A multi-layer electronic component as in claim 1, wherein said at least one layer of plated termination material comprises a metallic conductive material, a resistive material, or a semiconductive material.
- 9. A multi-layer electronic component as in claim 1, wherein said at least one layer of plated termination material comprises a plurality of layers of electrically diverse material.
- 10. A multi-layer electronic component as in claim 9, wherein said plurality of layers of electrically diverse material comprise at least a layer of resistive material sandwiched between layers of conductive material.
- 11. A multi-layer electronic component, comprising:
a plurality of dielectric layers, each of said plurality of dielectric layers being delimited laterally by edges; a plurality of electrode layers interleaved between said plurality of dielectric layers, selected ones of said plurality of electrode layers having respectively varied width tab portions exposed at selected edges of said plurality of dielectric layers; a plurality of electrically isolated anchor tabs with respectively varied widths interspersed among and exposed at selected edges of selected of said plurality of dielectric layers; and at least one termination layer connecting exposed portions of selected of said plurality of electrically isolated anchor tabs and exposed tab portions of selected of said plurality of electrode layers.
- 12. A multi-layer electronic component as in claim 11, further comprising a plurality of termination layers, wherein selected of said plurality of termination layers connect selected of said exposed varied width tab portions of selected of said plurality of electrodes and selected of said plurality of electrically isolated varied width anchor tabs.
- 13. A multi-layer electronic component as in claim 12, wherein selected of said exposed varied width tab portions of said selected of said electrode layers and selected of said plurality of electrically isolated varied width anchor tabs are aligned in columns at selected edges of said plurality of dielectric layers.
- 14. A multi-layer electronic component as in claim 11, wherein said at least one termination layer is formed in a generally-discoidal configuration.
- 15. A multi-layer electronic component as in claim 11, wherein the exposed varied width tab portions and the exposed varied width anchor tabs are spaced one from another such that such tabs act as nucleation and guide points for the at least one termination layer.
- 16. A multi-layer electronic component as in claim 15, wherein said at least one termination layer comprises a metallic conductive material, a resistive material, or a semiconductive material.
- 17. A multi-layer electronic component as in claim 15, wherein said at least one termination layer comprises a metallic conductive material and the exposed portions of the electrode tabs are configured to guide the formation of the at least one termination layer to directly provide ball limiting metallurgy.
- 18. A multi-layer electronic component as in claim 15, wherein said at least one termination layer comprises a plurality of layers of electrically diverse material.
- 19. A multi-layer electronic component as in claim 18, wherein said plurality of layers of electrically diverse material comprise at least a layer of resistive material sandwiched between layers of conductive material.
- 20. A multi-layer electronic component, comprising:
a plurality of dielectric layers; a plurality of electrically conductive tabs spirally aligned and interspersed among said plurality of dielectric layers; and a layer of termination material connecting said plurality of tabs.
- 21. A multi-layer electronic component as in claim 20, wherein said layer of termination material comprises a metallic conductive material.
- 22. A method of making a multi-layer electronic component, comprising the steps of:
providing a plurality of dielectric layers; providing a plurality of conductive tabs spirally aligned and interspersed among said plurality of dielectric layers; and plating a layer of termination material on said conductive tabs whereby said plurality of tabs are connected together.
- 23. A method as in claim 22, wherein the step of providing a plurality of conductive tabs comprises printing individual layers of conductive material at selected locations on selected surfaces of selected dielectric layers.
- 24. A method as in claim 22, further comprising the step of:
exposing portions of the plurality of conductive tabs by opening a via through the plurality of dielectric layers prior to the step of plating.
- 25. A method as in claim 22, wherein said step of plating comprises exposing said conductive tabs to an electroless copper solution.
- 26. A method of directing the formation of plating material in a multi-layer electronic component, comprising the steps of:
embedding a plurality of conductive tabs at selected locations in a plurality of layers of dielectric material; and exposing the plurality of conductive tabs to a plating solution whereby the embedded conductive tabs form nucleation points for plating material within the plating solution and guide the direction of the deposition of the plating material along the exposed plurality of conductive tabs.
- 27. The method of claim 26, wherein the surface area and positioning of the exposed conductive tabs is varied whereby the surface area and geometry of the plating material is controlled.
- 28. The method of claim 27, wherein the surface area and positioning of the exposed conductive tabs is varied such that the surface area of the plating material is formed into a generally planar discoidal formation.
- 29. The method of claim 28, wherein the generally discoidal formation of plating material is configured as ball limiting metallurgy.
- 30. The method of claim 27, wherein the surface area and positioning of the exposed conductive tabs is varied such that the surface area of the plating material is formed into a generally linear spiral formation.
- 31. The method of claim 30, wherein the generally linear spiral formation is configured as an inductive element.
- 32. A method of making a multi-layer electronic component, comprising the steps of:
providing a plurality of insulating substrates each having an upper and a lower surface, said substrates each being delimited laterally by edges; interleaving a plurality of electrodes between selected of said plurality of insulating substrates; exposing varied width portions of said electrodes along at least one edge of said plurality of substrates; and plating at least one layer of termination material on the exposed portions of said electrodes.
- 33. The method of claim 32, further comprising the step of continuing the plating process until the exposed portions of said electrodes are connected.
- 34. The method of claim 32, wherein the step of plating is performed using an electroless process followed by an electrochemical process.
- 35. The method of claim 32, wherein the step of plating is performed using an electroless process.
- 36. The method of claim 35, wherein the electroless process comprises submersing the multi-layer electronic component in an electroless copper plating solution to form a copper termination layer.
- 37. The method of claim 36, further comprising the step of covering the copper termination layer with a resistive layer.
- 38. The method of claim 37, further comprising the step of plating the resistive layer with a conductive layer.
- 39. The method of claim 32, wherein the step of exposing comprises:
providing the electrodes with non-uniformly cross-sectioned tab portions; positioning the electrodes at laterally displaced locations among said dielectric layers; and cleaving edges of the interleaved electrodes and dielectric layers whereby varied width portions of the tab portions of the electrodes are exposed.
- 40. The method of claim 39, wherein said providing step comprises providing the electrodes with rounded tab portions.
- 41. A multi-layer electronic component, comprising:
a plurality of stacked dielectric layers; a plurality of conductive tabs positioned at selected locations on said plurality of stacked dielectric layers; and at least one layer of termination material connecting selected of said plurality of conductive tabs.
- 42. A multi-layer electronic component as in claim 41, wherein said plurality of conductive tabs are positioned at selected edges of said plurality of dielectric layers.
- 43. A multi-layer electronic component as in claim 42, wherein said plurality of conductive tabs are aligned in columns.
- 44. A multi-layer electronic component as in claim 42, wherein the plurality of conductive tabs are varied in width to form a predetermined geometric pattern.
- 45. A multi-layer electronic component as in claim 44, wherein said predetermined geometric pattern is a pattern selected from the group consisting of, a generally discoidal configuration, a generally triangular configuration and a generally rectangular pattern.
- 46. A multi-layer electronic component as in claim 44, wherein the geometric pattern is generally circular and the termination material connecting selected of the conductive tabs forms ball limiting metallurgy for the multi-layer component.
- 47. A multi-layer electronic component as in claim 42, wherein said plurality of conductive tabs are positioned at selected angular positions around a cylindrical via piercing a central location of said plurality of dielectric layers.
- 48. A multi-layer electronic component as in claim 47, wherein the termination material connecting selected of the conductive tabs is a metallic material and forms a spiral inductor within said cylindrical via.
- 49. A multi-layer electronic component as in claim 41, wherein said plurality of conductive tabs are positioned at selected central locations of said plurality of dielectric layers.
PRIORITY CLAIMS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/372,673, entitled “PLATED TERMINATIONS”, filed Apr. 15, 2002 and U.S. Provisional Application No. 60/435,218, entitled “COMPONENT FORMATION VIA PLATING TECHNOLOGY”, filed Dec. 19, 2002, which are both incorporated herein by reference for all purposes.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60372673 |
Apr 2002 |
US |
|
60435218 |
Dec 2002 |
US |