Claims
- 1. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of a second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein in an ON state, a potential having a polarity for forwardly biasing each junction between said third semiconductor layers and said fourth semiconductor layers is applied between said first main electrode and said second main electrode, a potential having a polarity and a value high enough to form a channel region in a surface of each of said third semiconductor layers just under said control electrode is applied between said second main electrode and said control electrode, a potential having a polarity for forwardly biasing each junction between said fifth semiconductor layers and said first semiconductor layer is applied between said second main electrode and said auxiliary electrode, and a potential having a polarity for forwardly biasing a junction between said first semiconductor layer and said second semiconductor layer is applied between said first main electrode and said auxiliary electrode, and
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 2. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer of the first conductivity type adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of a second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein in an ON state, a potential having a polarity for forwardly biasing each junction between said third semiconductor layers and said fourth semiconductor layers is applied between said first main electrode and said second main electrode, a potential having a polarity and a value high enough to form a channel region in a surface of each of said third semiconductor layers just under said control electrode is applied between said second main electrode and said control electrode, a potential having a polarity for forwardly biasing each junction between said fifth semiconductor layers and said first semiconductor layer is applied between said second main electrode and said auxiliary electrode, and a potential having a polarity for forwardly biasing a junction between said first semiconductor layer and said second semiconductor layer is applied between said first main electrode and said auxiliary electrode, and
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 3. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer of a second conductivity type adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of the second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein in an ON state, a potential having a polarity for forwardly biasing a junction between said first semiconductor layer and said second semiconductor layer and each junction between said third semiconductor layers and said fourth semiconductor layers is applied between said first main electrode and said second main electrode, a potential having a polarity and a value high enough to form a channel region in a surface of each of said third semiconductor layers just under said control electrode is applied between said second main electrode and said control electrode, a potential having a polarity for forwardly biasing each junction between said fifth semiconductor layers and said first semiconductor layer is applied between said second main electrode and said auxiliary electrode, and a potential having a polarity for forwardly biasing a junction between said first semiconductor layer and said second semiconductor layer is applied between said first main electrode and said auxiliary electrode, and
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 4. A composite controlled semiconductor device comprising:
- a semiconductor body including a first semiconductor layer of a first conductivity type, a second semiconductor layer adjoining said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, at least one third semiconductor layer of a second conductivity type extending from a main surface of said semiconductor body into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending into said at least one third semiconductor layer from the main surface of said semiconductor body and having a higher impurity concentration than said at least one third semiconductor layer, and at least one fifth semiconductor layer of the second conductivity type spaced apart of both said second semiconductor layer and said third semiconductor layer, extending from the main surface of said semiconductor body into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer;
- a second main electrode provided in ohmic contact with said at least one third semiconductor layer and said fourth semiconductor layers;
- a control electrode provided through an insulating film on said first semiconductor layer, said at least one third semiconductor layer and said fourth semiconductor layers; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layer,
- wherein in an ON state, a potential having a polarity for forwardly biasing each junction between said at least one third semiconductor layer and said fourth semiconductor layers is applied between said first main electrode and said second main electrode, a potential having a polarity and an amplitude high enough to form a channel region at a surface of said at least one third semiconductor layer, just under said control electrode, is applied between said second main electrode and said control electrode, a potential having a polarity for forwardly biasing a junction between said at least one fifth semiconductor layer and said first semiconductor layer is applied between said second main electrode and said auxiliary electrode, and a potential having a polarity for forwardly biasing a junction between said first semiconductor layer and said second semiconductor layer is applied between said first main electrode and said auxiliary electrode, and
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 5. A composite controlled semiconductor device according to claim 1, wherein said control electrode is also provided, through said insulating film, on said fifth semiconductor layers.
- 6. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of a second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 7. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer of the first conductivity type adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of a second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 8. A composite controlled semiconductor device comprising:
- a semiconductor body which has first and second principal surfaces and includes a first semiconductor layer of a first conductivity type adjoining said first principal surface, a second semiconductor layer of a second conductivity type adjoining said first semiconductor layer and said second principal surface and having a higher impurity concentration than said first semiconductor layer, a plurality of third semiconductor layers of the second conductivity type extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending from said first principal surface into said third semiconductor layers and having a higher impurity concentration than said third semiconductor layers, and a plurality of fifth semiconductor layers of the second conductivity type each positioned between said third semiconductor layers, extending from said first principal surface into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer on the side of said second principal surface of said semiconductor body;
- a second main electrode provided in ohmic contact with said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body;
- a control electrode provided through an insulating film on said first semiconductor layer, said third semiconductor layers and said fourth semiconductor layers on the side of said first principal surface of said semiconductor body; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layers on the side of said first principal surface of said semiconductor body,
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
- 9. A composite controlled semiconductor device comprising:
- a semiconductor body including a first semiconductor layer of a first conductivity type, a second semiconductor layer adjoining said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, at least one third semiconductor layer of a second conductivity type extending from a main surface of said semiconductor body into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer, a plurality of fourth semiconductor layers of the first conductivity type extending into said at least one third semiconductor layer from the main surface of said semiconductor body and having a higher impurity concentration than said at least one third semiconductor layer, and at least one fifth semiconductor layer of the second conductivity type spaced apart of both said second semiconductor layer and said third semiconductor layer, extending from the main surface of said semiconductor body into said first semiconductor layer and having a higher impurity concentration than said first semiconductor layer;
- a first main electrode provided in ohmic contact with said second semiconductor layer;
- a second main electrode provided in ohmic contact with said at least one third semiconductor layer and said fourth semiconductor layers;
- a control electrode provided through an insulating film on said first semiconductor layer, said at least one third semiconductor layer and said fourth semiconductor layers; and
- an auxiliary electrode provided in ohmic contact with said fifth semiconductor layer,
- wherein a current limiter including a DC power supply is provided for connecting said auxiliary electrode to said second main electrode so as to limit a current flowing into said auxiliary electrode during the ON state of the device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-081854 |
Apr 1992 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/041,996, filed Apr. 2, 1993, now U.S. Pat. No. 5,780,917.
US Referenced Citations (6)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0083801 |
Dec 1982 |
EPX |
0098496 |
Jun 1983 |
EPX |
0225962 |
Jun 1986 |
EPX |
0368246 |
May 1990 |
EPX |
0416805 |
Aug 1990 |
EPX |
3804254 |
Feb 1988 |
DEX |
3804254 |
Aug 1989 |
DEX |
58-210677 |
Dec 1983 |
JPX |
60-249367 |
Dec 1985 |
JPX |
61-222260 |
Oct 1986 |
JPX |
62-238668 |
Oct 1987 |
JPX |
3-23675 |
Jan 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
041996 |
Apr 1993 |
|