Claims
- 1. A random logic circuit for providing full custom design of a layout comprising:
- a logic array which is multiply folded and which includes static gates and dynamic gates, said logic array further including more than two levels of logic;
- a tile section for processing non-Boolean operations, and including routing connections for transfer of signals within and without the tile section; and
- router connections between the logic array and the tile section.
- 2. A random logic circuit as recited in claim 1, wherein the logic circuit implements a register transfer language description for providing full custom design of a layout.
Parent Case Info
This is a continuation of application Ser. No. 07/336,957, filed May 18, 1989, now abandoned, which is a continuation of application Ser. No. 07/81,419, filed Aug. 4, 1987, now U.S. Pat. No. 4,870,598.
US Referenced Citations (23)
Non-Patent Literature Citations (4)
Entry |
Large Scale Integration of MOS Complex Logic: A Layout Method, vol. SC-2, No. 20, Dec. 1967, p. 182, IEEE Journal of Solid-State Circuits, Arnold Weinberger. |
22nd Design Automation Conference, SWAMI: A Flexible Logic Implementation System, Christopher Rowen and John L. Hennessy, p. 169, Paper 13.2. |
AT&T CMOS Digital Circuit Technology, Masakazu Shoji, p. 221, 5.6 Domino CMOS Dynamic Logic. |
20th Design Automation Conference, Pleasure: A Computer Program for Simple/Multiple Constrained/Unconstrained Folding of Programmable Logic Arrays, Giovanni De Micheli and Alberto Sangiovanni-Vincentelli, p. 263, 1983. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
336957 |
May 1989 |
|
Parent |
081419 |
Aug 1987 |
|