| "Implementing Precise Interrupts in Pipelined Processors" Smith et al, IEEE vol. 37, No. 5, May 1988, pp. 562-573. |
| "Reducing the Branch Penalty in Pipeline Processsors" Lilja, IEEE, Jul. 1988, pp. 47-55. |
| Stiles, D. R., et al., "Pipeline Control for a Single Cycle VLSI Implementation of a Complex Instruction Set Computer," Computer Society of the IEEE, pp. 504-508 (1989). |
| Thomas, A. T., "A Single Cycle VLSI CISC-Based Workstation: System Overview and Performance Characteristics," Computer Society of the IEEE, pp. 500-503, (1989). |
| Raza, A., "Technology Constraints on VLSI Processor Implementation," Computer Society of the Thirty-Fourth IEEE, pp. 509-512, (1989). |
| Flynn, M. J., et al., "The IBM System/360 Model 91: Some Remarks on System Development," IBM Journal of Research and Development, pp. 2-7, (Jan. 1967). |
| Anderson, D. W. et al., "The IBM System/360 Model 91: Machine Philosophy and Instruction-Handling," IBM Journal of Research and Development, pp. 8-24, (Jan. 1967). |
| Tomasulo, R. M., "An Efficient Algorithm for Exploiting Multiple Arithmetic Units," IBM Journal of Research and Development, pp. 25-33, (Jan. 1967). |
| Anderson, S. M., et al., "The IBM System/300 Model 91: Floating Point Execution Unit," IBM Journal of Research and Development, pp. 34-53, (Jan. 1967). |
| Boland, L. J., et al., "IBM System/360 Model 91: Storage System," IBM Journal of Research and Development, pp. 54-58, (Jan. 1967). |