Claims
- 1. An electronic computer supporting a plurality of bus protocols to achieve processor-to-processor communication and processor-to-peripheral communication on the same system, which comprises:
- control means for supplying a virtual address and data when a processor accesses a page;
- address buffer translation means for translating said virtual address to a physical address to produce a bus protocol specifying signal; and
- bus interface means for switching said bus protocols according to said bus protocol specifying signal to transfer said physical address and data on the bus by using the switched bus protocol.
- 2. An electronic computer according to claim 1, wherein said address buffer translation means includes bits for identifying the bus protocol and outputs said bus protocol specifying signal corresponding to the physical address.
- 3. An electronic computer according to claim 2, wherein said address buffer translation means inputs the virtual address and outputs the physical address and said bus protocol specifying signal.
- 4. An electronic computer according to claim 1, wherein said bus protocols include an address data multiplex protocol and an address data non-multiplex protocol.
- 5. An electronic computer according to claim 1, wherein said bus protocol includes a protocol to be used in processor-to-processor communication and a protocol to be used in processor-to-peripheral communication.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-340347 |
Nov 1990 |
JPX |
|
3-73273 |
Apr 1991 |
JPX |
|
Parent Case Info
This is a Division, of application Ser. No. 07/799,981 filed on Nov. 29, 1991, now U.S. Pat. No. 5,446,849.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4933835 |
Sachs et al. |
Jun 1990 |
|
5347636 |
Ooi et al. |
Sep 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
799981 |
Nov 1991 |
|