| Pupa 62-47747, Patent Abstracts of Japan, Sect P, Section No. 601, vol. 11, No. 236, p. 73, Prefetching Control Processor. |
| Pupa 61-45359, Patent Abstracts of Japan, Sect. P, Section No. 477, vol. 10, No. 202, p. 146, Information Processor. |
| Pupa 61-55741, Patent Abstracts of Japan, Sect P, Section No. 482, vol. 10, No. 220, p. 47, Arithmatic Processor. |
| Pupa 61-262933, Patent Abstracts of Japan, Sect P, Section No. 566, vol. 11, No. 116, p. 132, Control System for Electronic Computer. |
| IBM Technical Disclosure Bulletin, vol. 24, No. 3, Aug. 1981, pp. 1404-1405-"General Purpose Register Extension" by S. M. Desai. |
| IBM Technical Disclosure Bulletin, vol. 25, No. 1, Jun. 1982, pp. 86-87, "Vector-Register Rename Mechanism" by D. C. Tjon-Pian-Gi. |
| IBM Technical Disclosure Bulletin, vol. 29, No. 3, Aug. 1986, 991-993-"Use of a Second Set of General Purpose Registers to Allow Changing . . . Branch Resolution" by P. G. Emma et al. |