The present application claims the benefit of priority of German Patent Application No. DE 10 2005 039 323.3, filed Aug. 19, 2005, the contents of which are incorporated by reference herein.
The present invention relates to a conductor track arrangement and an associated production method and, in particular, to a conductor track arrangement with cavities or so-called “air gaps.”
Conductor track arrangements are used, in particular, in semiconductor technology for implementing the wiring of semiconductor components. In this arrangement, a dielectric layer or insulating layer is usually formed on an electrically conductive carrier substrate such as, for example, a semiconductor substrate, and on this an electrically conductive conductor track layer is formed, the conductor track layer, after patterning, representing the final conductor track. Following that, further insulating layers and electrically conductive layers are formed successively which results in a stack of layers which also provides for complex wiring patterns by using so-called “vias.”
The electrical characteristics of the conductor track arrangement depend significantly on the materials used and, in particular, on the electrical conductivity of the conductor tracks and on parasitic capacitances per area section or length section of the conductor track.
With increasing packing density of integrated semiconductor circuits, the conductor tracks formed in the metallization levels also have an ever decreasing spacing from one another. Apart from the aforementioned increase in capacitances between the conductor tracks, this also leads to an increase in signal delays, power dissipation and crosstalk in the semiconductor chip. When SiO2 is used as dielectric between the conductor tracks, the dielectric constant k of which is about 3.9 and represents a reference value, these problems are normally solved by optimizing the wiring layout of the conductor tracks.
From U.S. Pat. No. 5,461,003A, a conductor track arrangement is known in which air gaps are used for reducing a capacitive coupling between adjacent conductor tracks, using a porous dielectric resist layer for removing a sacrificial layer needed for the air gap while at the same time ensuring adequate mechanical stability.
From DE 101 407 54 A1, a conductor track arrangement and an associated production method are also known in which a multiplicity of air gaps are formed and arranged in the form of trenches between or above respective conductor tracks in order to reduce such coupling capacitances, power losses and crosstalk.
The disadvantageous factor, however, is that the known production methods are extremely complex and thus cost-intensive, and the completed conductor track arrangement has poor mechanical stability. Furthermore, the reduction in coupling capacitances is not optimal. Furthermore, a susceptibility to short circuits of adjacent conductor tracks can be observed in the case of electromigration.
A conductor track arrangement and an associated production method is disclosed wherein the coupling capacitances are reduced further and the mechanical and electrical characteristics are improved.
Additional cavities or “air gaps”, which considerably reduce parasitic coupling capacitances and the crosstalk etc., while providing high mechanical stability, are also created laterally below the conductor tracks, in particular by forming dielectric carrier tracks underneath the conductor tracks, a width of the conductor tracks being greater than a width of the carrier tracks.
With regard to the method, the dielectric carrier tracks are formed in a self-aligning manner from a carrier layer by using the conductor tracks as a mask, whereby a conductor track arrangement improved in this manner can be implemented in a particularly cost-effective manner without additional masks.
An insulating layer is preferably formed on the surface of the conductor tracks, on the surface of the carrier tracks and on the surface of the substrate or on the surface of the carrier layer, respectively, toward the cavity, as a result of which short circuits between adjacent conductor tracks, caused by electromigration, can be considerably reduced. In this context, on the one hand, this insulating layer covering the exposed surfaces of the conductor track at least impedes an out-diffusion of conductor track material in the cavity, occurring due to electromigration processes. In particular, however, such an insulating layer prevents a short circuit between adjacent conductor tracks caused by this process.
This insulating layer is preferably formed in one piece with a resist layer which covers the conductor tracks and closes off or seals the cavity. This further simplifies the production method and reduces costs.
The production method performed is, in particular, a non-conformal CVD deposition process with SiH4 and N2O in the ratio of SiH4:N2O=1:5 to 1:20 at a pressure of 1 to 10 torr (133 to 1333 Pa), a temperature of 350 to 450 degrees Celsius and an RF power of 200 to 400 watts. With this special deposition process and the associated parameters, the insulating layer described above can be formed with high quality on all exposed surfaces of the conductor tracks whereas the cavities between the conductor tracks are covered or sealed toward the top at the same time. This further reduces production costs with improved electric characteristics.
The substrate can preferably also precisely specify an etch barrier for determining a depth of the undercut part-cavity which allows the process to be better controlled. As an alternative, however, a corresponding predetermined etch depth can be set even without such an etch barrier but by monitoring a predetermined etching time. In this manner, a conductor track arrangement with self-aligning support structures can be produced cost-effectively without using additional lithographic steps and with good mechanical stability.
Other systems, methods, features and advantages of the invention will be, or will become, apparent to one with skill in the art upon examination of the following FIGures and detailed description. It is intended that all such additional systems, methods, features and advantages be included within this description, be within the scope of the invention, and be protected by the following claims.
The invention can be better understood with reference to the following drawings and description. The components in the FIGures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. Moreover, in the FIGures, like referenced numerals designate corresponding parts throughout the different views.
The disclosure shows a first metallization level, i.e., a lowermost conductor track level which is located in the immediate vicinity of the semiconductor substrate, not shown, since the extent of the cavities according to the disclosure laterally underneath the conductor tracks, in particular, leads to a reduction of the coupling capacitances of the conductor tracks to a semiconductor substrate lying underneath or to conductor tracks lying underneath.
According to
For the first and second dielectric 1 and 3, SiO2 is used, for example, and a Si3N4 layer can be used as etch barrier 2. As an alternative, low-k dielectrics, which have a lower dielectric constant of, e.g., k=1 to 3.9 with respect to the SiO2 considered as reference value, can also be used for the dielectrics 1 and 3. Similarly, alternative layers which again have a reduced dielectric constant with reference to Si3N4 can also be used as an alternative to the preferred Si3N4 etch barrier 2. When such low k dielectrics are used, the parasitic coupling capacitances may be considerably reduced. In the low k dielectrics, carbon-containing or fluorine-containing compounds are particularly advantageous, for example. In this case, for example, SiO2, SiC or SiCN could be used instead of nitride for implementing the etch barrier 2. Alternative combinations of materials can also be used for the dielectrics and the etch barrier.
Using a conventional damascene process (or dual damascene process), a multiplicity of conductor track patterns or the conductor tracks 4, respectively, are now formed in the topmost, i.e. second dielectric layer 3. After forming trenches in the second dielectric layer 3, a barrier layer (not shown) is preferably deposited first on the surface of the trenches, e.g. by PVD, CVD or ALD methods, in order to prevent out-diffusion of conductor track material of the conductor track 4, particularly into the semiconductor substrate. Following this, a seed layer (not shown), which facilitates the deposition of the actual conductor track material, can be formed preferably by sputtering on the surface of the barrier layer. Finally, the actual conductor track material is formed on the seed layer or directly on the barrier layer and the trench is completely filled. After a planarization step such as, for example, a Chemical Mechanical Polishing (CMP) process, the sectional view shown in
When Cu is used as conductor track material for the conductor tracks 4, a plating process and, in particular, an electrical plating process, for example, can be used for depositing the conductor track material in the trench. When copper (Cu) is used as conductor track material, a sequence of layers TaN/Ta provides a barrier layer. As an alternative, however, tungsten (W) can also be used as conductor track material, a CVD process preferably being used for filling the trenches and a layer sequence of Ti/TiN being used as seed layer. Naturally, alternative materials could also be used again for the seed layer, barrier layer or the conductor track material.
Furthermore, a barrier layer (not shown), e.g. CoWP or NiMoP, could be preferably selectively deposited as resist layer on the exposed surface of the conductor track 4, for example after the planarization step, to also prevent out-diffusion of conductor track material out of this upper surface into the adjacent layers and, in particular, into the semiconductor substrate.
A depth of the trenches formed in the damascene process, or a distance of the trench bottom from the etch barrier 2 defines a height of the air gap according to the disclosure, additionally formed, and thus the parasitic coupling capacitances.
According to
According to
According to
According to
According to the disclosure, however, a special non conformal CVD deposition process can be applied in which an oxide insulating layer 5A can be additionally formed on the surface of the conductor tracks 4 or the barrier layers (not shown), the carrier tracks TB and the substrate lying underneath, or the etch barrier 2, respectively. This insulating layer 5A is preferably formed in the same deposition process as an oxide resist layer 5 as a result of which a further simplification of the method can be achieved.
For the simultaneous implementation of this thin insulating layer 5A and the relatively thick resist layer 5, for example, SiH4 and N2O is deposited in the ratio of SiH4:N2O=1:5 to 1:20 at a process temperature of 350 to 450 degrees Celsius, a process pressure of 1 to 10 torr (133 to 1333 Pa) and an RF power of 200 to 400 watts.
As an alternative to simultaneously forming the insulating layer 5A and the resist layer 5, a two-stage process is also possible. In this case, conformal, i.e. equally thick 03/TEOS is first formed as an insulating layer 5A over the entire area, i.e. also in the cavity 6 and then the non-conformal resist layer 5 is produced by one of the processes described above. As a result, a sufficiently thick and protective insulating layer 5A, which exhibits considerable advantages particularly in the electromigration processes mentioned initially, can be formed even on the undersides of the conductor tracks 4 exposed in the preceding process steps. Electromigration processes are understood to be processes, particularly in metallic conductor tracks, wherein conductor track material is transported due to current flow in such a manner that conductor track material is displaced within the conductor tracks.
The insulating layers 5A now represent a certain impediment against such electromigration phenomena and can thus at least impede the migration of conductor track material occurring especially at edges and corners. An out-diffusion of conductor track material, which can usually be observed, out of the areas originally provided for the conductor tracks 4 into the cavities 6 can thus be prevented at least conditionally. In particular, however, the additional insulating layer 5A prevents a short circuit between two adjacent conductor tracks, which can usually be observed, due to electromigration.
Thus, if the conductor track material is diffused from a conductor track into the cavity 6 due to electromigration and has led to a local accumulation of material but the oppositely adjacent conductor track does not exhibit such a breakthrough, the insulating layer 5A of the adjacent conductor track 4 reliably prevents an unwanted short circuit. This provides a conductor track arrangement which has not only reduced coupling capacitances, and thus reduced signal delay and improved crosstalk behavior, but also has improved electromigration characteristics, particularly in long-term operation.
According to
According to
According to
According to
A width B1 of the conductor tracks is again greater, at least at the contact area between conductor track 4 and dielectric 1, than a width B2 of the carrier tracks TB which are now formed to be mesa-shaped. As in the first exemplary embodiment, the side walls of the carrier tracks TB are preferably spaced apart equally from the side walls of the associated conductor tracks 4 as a result of which a certain symmetry of the parasitic effects can be achieved.
Finally, according to
Furthermore, the non conformal CVD deposition process described above, with its special parameters for simultaneously forming the insulating layer 5A and the resist layer 5, can be performed.
According to a third exemplary embodiment, not shown, instead of the anisotropic and isotropic etching process performed in
According to a further fourth exemplary embodiment, not shown, a subtractive process, such as is known, for example, from conventional A1 conductor track technology, can also be performed instead of the damascene process shown in
The disclosure has been described above by a semiconductor substrate as the basic carrier substrate. However, it is not restricted to this and similarly also comprises other conductive or non-conductive carrier materials.
It is therefore intended that the foregoing detailed description be regarded as illustrative rather than limiting, and that it be understood that it is the following claims, including all equivalents, that are intended to define the spirit and scope of this invention.
Number | Date | Country | Kind |
---|---|---|---|
10 2005 039 323.3 | Aug 2005 | DE | national |