Iosure Bulletin entitled, "High Performance dual Architecture Processor," vol. 36, No. 02, Feb. 1993, pp. 231-234. |
Minagawa et al., "Pre-Decoding Mechanism for Superscalar Architecture," May 9-10, 1991, IEEE Pacific Rim Conference on Communications, pp. 21-24. |
Intel, "Chapter 2: Microprocessor Architecture Overview," pp. 2-1 through 2-4. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium," Microprocessor Report, vol. 8, No. 14, Oct. 24, 1994, 7 pages. |
Sebastian Rupley and John Clyman, "P6: The Next Step?," PC Magazine, Sep. 12, 1995, 16 pages. |
Tom R. Halfhill, "AMD K6 Takes On Intel P6," BYTE, Jan. 1996, 4 pages. |