Claims
- 1. A semiconductor device comprising:
at least one organic memory cell that has a selectively conductive organic layer; and a diodic layer formed on the selectively conductive organic layer.
- 2. The device of claim 1, the diodic layer has reverse-zener-type characteristics.
- 3. The device of claim 2, the diodic layer has electrical characteristics approximately defined by:
- 4. The device of claim 3, the electrical characteristics further approximately defined by:
- 5. The device of claim 3, the diodic layer provides a resistive loading element for programming of the memory cell.
- 6. The device of claim 1, the organic memory cell comprising first and second electrodes, the selectively conductive organic layer interposed between the first and second electrodes.
- 7. The device of claim 6, the first electrode comprising a material composed of at least one of copper and aluminum.
- 8. The device of claim 6, the second electrode comprising a material composed of at least one of copper and aluminum.
- 9. The device of claim 6, the diodic layer comprising a third electrode and a thin film layer interposed between the second electrode and the third electrode.
- 10. The device of claim 1, the organic memory cell comprises a first electrode coupled to the selectively conductive organic layer.
- 11. The device of claim 10, the selectively conductive organic layer comprises a passive layer and an organic conductor layer.
- 12. The device of claim 11, the diodic layer comprises a second electrode and a thin film layer, interposed between the selectively conductive organic layer and the second electrode.
- 13. The device of claim 1, the organic memory cell comprises an organic light emitting diode (OLED).
- 14. The device of claim 1, the organic memory cell comprising an EEPROM cell.
- 15. A memory array comprising a plurality of the semiconductor devices of claim 1.
- 16. A semiconductor device comprising:
at least one organic memory cell; and a diodic layer coupled to the at least one organic memory cell, the diodic layer has reverse zener-type diodic properties with a forward voltage level sufficient to cause the memory cell to operate.
- 17. The semiconductor device of claim 16, the diodic layer has a breakdown voltage level that causes the memory cell to be programmed.
- 18. The device of claim 16, the diodic layer comprising a first layer coupled to the organic memory cell and a second layer coupled to the first layer.
- 19. The device of claim 18, the first and second layers forming at least one of a silicon based p-n junction, an organic-organic semiconductor junction, an organic semiconductor-metal junction, an organic semiconductor-silicon based p-type material junction, and an organic semiconductor-silicon based n-type material junction.
- 20. The device of claim 18, the first layer comprising a polysilicon material.
- 21. The device of claim 18, the first layer comprising a material composed of organic and inorganic conducting material.
- 22. The device of claim 18, the first layer comprising a semiconductor material in an amorphous state.
- 23. The device of claim 18, the first layer comprising a semiconductor material in a crystal state.
- 24. The device of claim 18, the first layer comprising a thin film layer.
- 25. The device of claim 18, the first layer comprising a multi-thin film layer.
- 26. The device of claim 18, the second layer comprising a material composed of at least one of copper and aluminum.
- 27. A method of fabricating a semiconductor device comprising:
forming a first layer on a semiconductor cell; and forming a second layer on the first layer to create a diodic junction with the first layer, the diodic junction has reverse zener-type properties with a forward voltage level sufficient to cause the memory cell to operate.
- 28. The method of claim 27, the diodic junction has a selectable breakdown voltage level sufficient to cause the memory cell to be programmed.
- 29. The method of claim 27, wherein forming the first layer comprises a thin film formation process.
- 30. The method of claim 27, wherein forming the first layer comprises a multi-thin film formation process.
- 31. The method of claim 27, wherein the second layer forming the top electrode of the semiconductor device.
- 32. The method of claim 27, further comprising:
forming a first electrode; forming a selectively conductive organic layer on the first electrode; and forming a second electrode on the selectively conductive organic layer, providing an electrode for the semiconductor cell.
- 33. A memory cell array comprising a plurality of addressable memory cell devices that have diodic characteristics which enable self-regulation of internal current flow for programming, erasing and reading purposes, wherein a diodic layer is coupled to at least one memory cell.
- 34. The memory cell array of claim 33, the diodic layer exhibits reverse-zener-type diodic properties.
- 35. The memory cell array of claim 34, the diodic layer has a forward voltage level sufficient to cause the memory cell to operate.
- 36. The memory cell array of claim 34, the diodic layer has a breakdown voltage level sufficient to cause the memory cell to be programmed.
- 36. The memory cell array of claim 33, the diodic characteristics comprise a resistive loading element that is employed to program an addressable memory cell device.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of U.S. patent application Ser. No. 10/287,363, filed Nov. 4, 2002, entitled METHODS THAT FACILITATE CONTROL OF MEMORY ARRAYS UTILIZING ZENER DIODE-LIKE DEVICES, the entirety of which is hereby incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10287363 |
Nov 2002 |
US |
Child |
10882538 |
Jun 2004 |
US |