| AMD, “AMD-K6 Processor Data Sheet”, 3/98, pp. 21-38.* |
| Digital Equipment Corp., “Alpha Architecture Handbook”, 10/96, pp. 4-79-4-81, and 4-96-4-116.* |
| Alpha Architecture Handbook Version 3, 1996, pp. 4-79-4-116. |
| “Mechanism to clamp and pack lit floating-point color”, IBM Technical Disclosure. |
| “Hyperspeed product benchmarks-X860/XP860”, Apr. 3, 1996, at www5electriciti.com/hyperspd/i860bnch.html. |
| AMD-K6 Processor Data Sheet, 1998 Advanced Micro Devices, Inc. pp. 21-38. |
| AMD-3D Technology Manual, 1998 Advanced Micro Devices, Inc., pp. 19,20 and 51. |
| “MIPS V Instruction Set”; Rev. 1.0; pp. B-1, B-2, B-18. |
| “MIPS Digital Media Extension”; Rev. 1.0; pp. C-1, C-2. |
| Sun Microsystems; “Visual Instruction Set (VIS™) User's Guide”; Ver. 1.1, Mar. 1997; pp. 11-12. |
| Advanced Micro Devices (AMD); “AMD-3D™ Technology Manual”; Feb., 1998; pp. 19,20 and 51. |
| MIPS Technologies, Inc.; “MIPS Extension for Digital Media with 3D”; Dec. 3, 1996; pp. 1-26. |
| Bistry et al.; “The Complete Guide to MMX™ Technology”; 1997; Chapter 1—pp. 2-22. |
| Darley, M.et al., “TMS390C602A Floating-Point Coprocessor for Sparc Systems”, IEEE MICRO, Jun. 1990, pp. 36-47. |
| Gilliam, K. et al., “Design and Architecture for a Multi-mode Pipelined, Floating-Point Adder”, Proceedings of the IEEE, 1991, pp. 73-76. |