Claims
- 1. A multiple-chip module (MCM) device supported on a semiconductor wafer comprising:a core module comprising a plurality of logic circuits having a first layer structure formed by a logic circuit manufacturing process for performing logic functions of said MCM device; at least an input/output (I/O) module disposed next to and separate from said core module comprising a plurality of I/O circuits having a second layer structure formed by an I/O circuit manufacturing process for performing input/output functions for said MCM device; said core module is flipped to have face-to-face contacts with a plurality of inter-module contact points disposed on said I/O module; said core module further comprising a memory module disposed next to and separate from said logic circuits comprising a plurality of memory circuits having a third layer structure formed by a memory circuit manufacturing process for performing a memory storage function for said MCM device; and each of said inter-module contact points further comprising a signal sensing means for sensing an inter-module signal transmission.
- 2. A multiple-chip module (MCM) device supported on a semiconductor wafer comprising:a core module comprising a plurality of logic circuits having a first layer structure formed by a logic circuit manufacturing process for performing logic functions of said MCM device; at least an input/output (I/O) module disposed next to and separate from said core module comprising a plurality of I/O circuits having a second layer structure formed by an I/O circuit manufacturing process for performing input/output functions for said MCM device; said core module further comprising a memory module disposed next to and separate from said logic circuits wherein said memory module comprises a plurality of memory circuits having a third layer structure formed by a memory circuit manufacturing process for performing a memory storage function for said MCM device; and said core module and I/O module are coupled by inter-module contact points, wherein each of said inter-module contact points further comprising a signal sensing means for sensing an inter-module signal transmission.
- 3. The MCM device of claim 2 wherein:each of said inter-module contact points receiving signals from said core module through said signal sensing means with no direct physical connection to said core module and I/O module.
- 4. The MCM device of claim 3 further comprising:a plurality of external connecting traces for connecting said I/O module to circuits external to said MCM device.
- 5. The MCM device of claim 3 further wherein:said logic circuits and said memory module further comprising a plurality of bonding pads for forming face-to-face contacts with said plurality of inter-module contact points disposed on said I/O module.
- 6. A multiple-chip module (MCM) device supported on a semiconductor wafer comprising:a core module comprising a plurality of logic circuits having a first layer structure formed by a logic circuit manufacturing process for performing logic functions of said MCM device; at least an input/output (I/O) module disposed next to and separate from said core module comprising a plurality of I/O circuits having a second layer structure formed by an I/O circuit manufacturing process for performing input/output functions for said MCM device; said core module further comprising a memory module disposed next to and separate from said logic circuits comprising a plurality of memory circuits having a third layer structure formed by a memory circuit manufacturing process for performing a memory storage functions for said MCM device; said logic circuits having said first layer structure formed by a one polysilicon layer and five-metal layers (1P5M) manufacturing process; and said memory circuits having said third layer structure formed by a four polysilicon layers and three metal layers (4P3M) manufacturing process.
- 7. A multiple-chip module (MCM) device supported on a semiconductor wafer comprising:a core module comprising a plurality of logic circuits having a first layer structure formed by a logic circuit manufacturing process for performing logic functions of said MCM device; at least an input/output (I/O) module disposed near and separate from said core module comprising a plurality of I/O circuits having a second layer structure formed by an I/O circuit manufacturing process for performing input/output functions for said MCM device; said core module is flipped to have face-to-face contacts with a plurality of inter-module contact points disposed on said I/O module; and said I/O circuits having said second layer structure formed by a one polysilicon layer and two-metal layers (1P2M) manufacturing process.
Parent Case Info
This Application claims a priority date of Mar. 27, 2000 benefited from a previously filed Provisional Patent Application No. 60/192,363 filed on Mar. 27, 2000.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/192363 |
Mar 2000 |
US |