M. Aoki, et al.; 0.1 .mu.m CMOS Devices Using Low-Impurity-Channel Transistors (LICT); IEDM 1990; pp. 9.8.1-9.8.3. |
C. Duvvury, et al.; Reliability Design of .sub.p +-Pocket Implant LDD Transistors; IEDM 1990; pp. 9.2.1-9.2.4. |
S. S. Wong, D. R. Bradbury, D. C. Chen and K. Y. Chiu; Elevated Source/Drain Mosfet; IEDM 1984; pp. 634-637. |
R. H. Yan, et al.; High Performance 0.1-.mu.m Room Temperature Si MOSFETs; IEEE Symposium on VLSI Technology Digest of Technical Papers; pp. 86-87. |
Takashi Hori, et al.; A 0.1-.mu.m MOSFET with Shallow Tilt-Implanted Punchthrough Stopper (s-TIPS); IEDM 1989; pp. 1041-1042. |
Atsushi Hori, et al; High Carrier Velocity and Reliability of Quarter-Micron SPI (Self-aligned Pocket Implantation) MOSFETs; IEDM 1992; pp. 699-702. |
Takashi Hori and Kazumi Kurimoto; A New Half-Micron p-Channel Mosfet with Latips (Large-Tilt-Angle-Implanted-Punchthrough Stopper); IEDM 1988; pp. 394-397. |
Takashi Hori; 1/4-.mu.m LATID (Large-Tilt-angle Implanted Drain) Technology For 3.3-V operation; IEDM 1989; pp. 777-780. |