Claims
- 1. A semiconductor wafer comprising a substrate for fabricating integrated circuits, comprising:
- a channel disposed between adjacent ones of said integrated circuits, said adjacent ones of said integrated circuits being separated by dicing along said channel;
- a dielectric layer disposed in said channel, said dielectric layer being formed of a dielectric material and including a region of dielectric thickness discontinuity along a periphery of said channel, said region of dielectric thickness discontinuity being a thickened dielectric region, said thickened dielectric region being thickened due to a presence of said dielectric material in a surface step on a surface of a substrate of said semiconductor wafer, said dielectric thickness discontinuity being configured to reduce propagation of cracks along said dielectric layer, wherein said dielectric layer is protected by a passivation layer formed on a passivation material different from said dielectric material and wherein said surface step represents a depression formed during a process for forming a deep trench (DT) device in said substrate.
Parent Case Info
This is a divisional, of application Ser. No. 09/061,538 filed Apr. 16, 1998, now U.S. Pat. No. 6,025,639, which is a divisional of application Ser. No. 08/823,668 filed Mar. 24, 1997 now U.S. Pat. No. 5,789,302.
US Referenced Citations (9)
Divisions (2)
|
Number |
Date |
Country |
Parent |
061538 |
Apr 1998 |
|
Parent |
823668 |
Mar 1997 |
|