Claims
- 1. A semiconductor wafer comprising a substrate for fabricating integrated circuits, comprising:
- a dicing channel disposed between adjacent ones of said integrated circuits;
- such dicing channel having steps disposed in underling surface portions of the substrate along a periphery of the dicing channel;
- a dielectric layer disposed in said dicing channel, such dielectric layer having portions thereof disposed in the steps, said dielectric layer having a thickness in regions thereof disposed over the steps in the substrate greater than over region thereof disposed over portions of the substrate adjacent to the steps in the substrate.
- 2. The semiconductor wafer of claim 1 wherein said region of dielectric thickness discontinuity includes therein a structure formed of a first material different from said dielectric material, said structure displacing some of said dielectric material from said region of dielectric thickness discontinuity, thereby forming a region of reduced dielectric layer.
- 3. The semiconductor wafer of claim 2 wherein said structure is part of a metallization stack including a metal contact through said dielectric layer.
- 4. A semiconductor wafer comprising a substrate for fabricating integrated circuits, comprising:
- a channel disposed between adjacent ones of said integrated circuits, said adjacent ones of said integrated circuits being separated by dicing along said channel;
- a dielectric layer disposed in said dicing channel, said dielectric layer being formed of a dielectric material and including a region of dielectric thickness discontinuity along a periphery of said channel, said dielectric thickness discontinuity being configured to reduce propagation of cracks along said dielectric layer, wherein said dielectric layer is protected during manufacturing by a passivation layer formed of a passivation material different from said dielectric material;
- wherein said region of dielectric thickness discontinuity includes therein a structure formed of a first material different from said dielectric material, said structure displacing some of said dielectric material from said region of dielectric thickness discontinuity, thereby forming a region of reduced dielectric layer; and
- wherein said region of dielectric thickness discontinuity further includes a thickened dielectric region, said thickened dielectric region being thickened due to a presence of said dielectric material in a surface step on a surface of a substrate of said semiconductor wafer.
Parent Case Info
This is a divisional of application Ser. No. 08/823,668 filed Mar. 24,1997, now U.S. Pat. No. 5,789,302.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
823668 |
Mar 1997 |
|