Claims
- 1. A test circuit mounted on a single chip semiconductor memory, said memory consisting of an array of memory cells arranged in rows and columns and adapted for read/write access by row word lines and column bit lines, and column pass gates for connecting bit lines of said memory array to a plurality of local data lines, said test circuit comprising multiplexer means for selectively connecting said local data lines to first and second complementary test lines, a pair of differential current amplifiers, respectively having one input connected to said first and second test lines, and comparator means for comparing signals produced by said differential current amplifiers while a plurality of memory cells is being read and producing a pass/fail signal in response to whether both of said test lines conduct current while said memory cells are being read.
- 2. The test circuit according to claim 1, wherein said comparator means comprises an exclusive OR gate.
- 3. The test circuit according to claim 1, including a test control logic circuit connected to said multiplexer means for selectively connecting a plurality of said local data lines to said first and second complementary test lines.
- 4. The test circuit according to claim 1, including a pair of current sources individually connected to a second input of each of said differential current amplifiers, each of said current sources providing a current flow equal to one-half a nominal current which flows through a memory cell during a reading access, whereby an output of each of said differential current amplifiers assumes one state when current flows from one or more connected memory cells during a reading access, and said output assumes a different state when no current flows from a connected memory cell during said reading access.
- 5. The test circuit according to claim 1, including a word line for simultaneously selecting a plurality of said memory cells for reading, and a plurality of the selected memory cells are simultaneously tested by simultaneously supplying the outputs thereof to said local data lines.
- 6. A test circuit mounted on a single chip semiconductor memory, said memory consisting of an array of memory cells arranged in rows and columns and adapted for read-write access by row word lines and column bit lines, and column pass gates for connecting bit lines of said memory array to a plurality of local data lines, said test circuit comprising multiplexer means for selectively connecting said local data lines to first and second complementary test lines, and comparator means for comparing signals on said test lines while a plurality of memory cells is being read, said plurality of memory cells having been written with the same data, said comparator producing a pass signal in response to one of said test lines conducting current and the other of said test lines not conducting current while the plurality of memory cells are being read, signifying that the same data is being read from all of said plurality of memory cells.
Parent Case Info
This is a continuation of application Ser. No. 07/942/719 filed Sep. 9, 1992, now abandoned.
US Referenced Citations (13)
Continuations (1)
|
Number |
Date |
Country |
Parent |
942719 |
Sep 1992 |
|